An Energy Efficient Solution by Freescale **√**RoHS # **Xtrinsic MMA955xL Intelligent Motion-Sensing Platform** The MMA955xL device is a member of Freescale's Xtrinsic family of intelligent sensor platforms. This device incorporates dedicated accelerometer MEMS transducers, signal conditioning, data conversion, and a 32-bit programmable microcontroller. This unique blend transforms Freescale's MMA955xL into an intelligent, high-precision, motion-sensing platform able to manage multiple sensor inputs. This device can make system-level decisions required for sophisticated applications such as gesture recognition, pedometer functionality, tilt compensation and calibration, and activity monitoring. The MMA955xL device is programmed and configured with the CodeWarrior Development Studio for Microcontrollers software, version 10.1 or later. This standard integrated design environment enables customers to quickly implement custom algorithms and features to exactly match their application needs. Using the master I<sup>2</sup>C port, the MMA955xL device can manage secondary sensors, such as pressure sensors, magnetometers, or gyroscopes. This allows sensor initialization, calibration, data compensation, and computation functions to be off-loaded from the system application processor. The MMA955xL device also acts as an intelligent sensing hub and a highly configurable decision engine. Total system power consumption is significantly reduced because the application processor stays powered down until absolutely needed. ## **Hardware Features** - Three accelerometer operating ranges: - ±2 g suits most hand gestures (orientation detection and tilt control) and freefall. For tap detection, ±4 g and ±8 g are supported. - ±4 g covers most regular human dynamics (walking and jogging) - ±8 g detects most abrupt activities (gaming) - · Integrated temperature sensor - One slave SPI or I<sup>2</sup>C interface operating at up to 2 Mbps, dedicated to communication with the host processor. Default value of the I<sup>2</sup>C, 7-bit address is 0x4C. (This can be customized by firmware.) - One master I<sup>2</sup>C interface operating at up to 400 kbps that can be used to communicate with external sensors - Eight selectable output data rates (ODR), from 488 Hz to 3.8 Hz (extending farther from 3906 Hz to 0.24 Hz with MMA9559L Firmware version) - 10, 12, 14, and 16-bit trimmed ADC data formats available - 1.8 V supply voltage - · 32-bit ColdFire V1 CPU with MAC unit - Extensive set of power-management features and low-power modes - Integrated ADC can be used to convert external analog signals - Single-Wire, Background-Debug Mode (BDM) pin interface - 16-KB flash memory - · 2-KB Random Access Memory - ROM-based flash controller and slave-port, command-line interpreter - · Two-channel timer with input capture, output capture, or edge-aligned PWM - Programmable delay block for scheduling events relative to start of frame - A 16-bit, modulo timer for scheduling periodic events - Minimal external component requirements - RoHS compliant (-40°C to +85°C), 16-pin, 3 x 3 x 1-mm LGA package This document contains information on a new product. Specifications and information herein are subject to change without notice. © 2013 Freescale Semiconductor, Inc. All rights reserved. ## **Software Features** This device can be programmed to provide any of the following: - Orientation detection (portrait/landscape) - High-g/Low-g threshold detection - Pulse detection (single, double and directional tap) - · Tilt detection - · Auto wake/sleep - Embedded, smart FIFO - Power management - Pedometer A selection of the software features are included in the factory-programmed firmware for some devices. Users may add their own features with user firmware. The power and flexibility of the embedded ColdFire V1 MCU core associated with the high performance 3-axis accelerometer give new and unprecedented capabilities to the MMA955xL devices family. **Table 1. Ordering information** | Part number | Firmware | Temperature range | Package description | Shipping | |-------------|------------|-------------------|---------------------|---------------| | MMA9550LR1 | Motion | -40°C to +85°C | LGA-16 | Tape and reel | | MMA9551LR1 | Gesture | -40°C to +85°C | LGA-16 | Tape and reel | | MMA9553LR1 | Pedometer | –40°C to +85°C | LGA-16 | Tape and reel | | MMA9559LR1 | Foundation | -40°C to +85°C | LGA-16 | Tape and reel | # **Contents** | 1 | Variations of MMA955xL Device | |---|----------------------------------------------------------------------------| | 2 | Typical Applications | | 3 | General Description | | | 3.1. Functional Overview | | | 3.2. Packaging Information | | | 3.2.1 Package diagrams | | | 3.2.2 Sensing Direction and Output Response | | | 3.2.3 Pin Functions. | | | 3.3. Pin Function Descriptions | | | 3.4. System Connections | | | 3.4.1 Power Sequencing | | | 3.4.2 Layout Recommendations | | | 3.4.3 MMA955xL Platform as an Intelligent Slave | | | 3.4.4 MMA955xL Platform as a Sensor Hub | | 4 | Mechanical and Electrical Specifications | | | 4.1 Definitions | | | 4.2. Pin Groups | | | 4.3. Absolute Maximum Ratings | | | 4.4. Operating Conditions | | | 4.5. Electrostatic Discharge (ESD) and Latch-up Protection Characteristics | | | 4.6. General DC Characteristics | | | 4.7. Supply Current Characteristics | | | 4.8. Accelerometer Transducer Mechanical Characteristics | | | 4.9. ADC Characteristics | | | 4.10. ADC Sample Rates | | | 4.11. AC Electrical Characteristics | | | 4.12. General Timing Control | | | 4.13. I <sup>2</sup> C Timing | | | 4.13.1 Slave I <sup>2</sup> C | | | 4.13.2 Master I <sup>2</sup> C Timing | | | 4.14. Slave SPI Timing | | | 4.15. Flash Parameters | | 5 | Package Information | | | 5.1. Footprint and pattern information | | | 5.2. Marking | | | 5.3. Tape and reel information. 2 | # **Related Documentation** The MMA955xL device features and operations are described in a variety of reference manuals, user guides, and application notes. To find the most-current versions of these documents: - 1. Go to the Freescale homepage at: http://www.freescale.com/ - 2. In the Keyword search box at the top of the page, enter the device number MMA955xL. - 3. In the Refine Your Results pane on the left, click on the Documentation link. | MMA9550LFS | Fact sheet | |----------------------|------------------------------------------------------------------------------------------------------------------------------| | MMA955xLRM | Reference Manual | | AN4129 | Building Custom Applications on MMA9550L/MMA9551L Application Note | | AN4464 | Digital Filtering with MMA955xL Application Note | | AN4315 | Using the Freescale MMA9550L for High Resolution Spectral Estimation of Vibration Dat Application Note | | AN4446 | Using the MMA9550 Intelligent Accelerometer to Detect the High Point of a Vertical Trajectory - Application Application Note | | AN4128 | Installation of the MMA955xL CodeWarrior Service Pack - Application Notes Application Note | | MMA9559LSWRM | Software Reference Manual | | MMA955xLSWRM | Software Reference Manual | | MMA955XLSTUG | User Guide | | MMA9553LSWRN_1_33 SW | Release Notes | | MMA9550LQSG | Quick Start Guide | # Variations of MMA955xL Device Freescale offers a variety of firmware versions for the MMA955xL devices. The different versions of the device are identified by the fourth digit in the part number (for example MMA9559L). Information and specifications provided in this data sheet are independent of the Freescale firmware versions. The following table lists some of the variations among the MMA955xL-platform devices. Table 2. Features of product-line devices | Feature - Device | MMA9550L | MMA9551L | MMA9553L | MMA9559L | |-------------------------------------|------------------|------------------|------------------|------------------| | Key elements | Motion sensing | Gesture sensing | Pedometer | High flexibility | | User flash available | 6.5 KB | 4.5 KB | 1.5KB | 14 KB | | User RAM available | 576 bytes | 452 bytes | 304 bytes | 1664 bytes | | ADC resolution (bits) | 10,12,14,16 bits | 10,12,14,16 bits | 10,12,14,16 bits | 10,12,14,16 bits | | g measurement ranges | 2 g, 4 g, 8 g | 2 g, 4 g, 8 g | 2 g, 4 g, 8 g | 2 g, 4 g, 8 g | | Real-time and preemptive scheduling | Yes | Yes | Yes | No | | Event management | No | No | No | Yes | | Slave Port Command Interpreter | | | | | | Normal mode | Yes | Yes | Yes | No | | Legacy mode | Yes | Yes | Yes | No | | Streaming mode | Yes | Yes | Yes | No | | Front-end processing | | | | | | 100-Hz BW anti-aliasing | Yes | Yes Yes | | No | | 50-Hz BW anti-aliasing | Yes | Yes | Yes | No | | g-mode-dependent resolution | Yes | Yes | Yes | Yes | | Absolute value | Yes | Yes | Yes | No | | Low-pass filter | Yes | Yes | Yes | No | | High-pass filter | Yes | Yes | Yes | No | | Data-ready interrupt | Yes | Yes | Yes | Yes | | Gesture applications | | | | | | • High g/Low g | No | Yes | No | No | | • Tilt | No | Yes | No | No | | Portrait/Landscape | No | Yes | No | No | | Programmable orientation | No | No Yes | | No | | Tap/Double-tap | No | Yes | No | No | | Freefall | No | Yes | No | No | | Motion | No | Yes | No | No | Table 2. Features of product-line devices (Continued) | Feature - Device | MMA9550L | MMA9551L | MMA9553L | MMA9559L | | |-------------------------------|----------|----------|----------|----------|--| | Data-storage modules | | 1 | | | | | Data FIFO | Yes | Yes | Yes | No | | | Event queue | Yes | Yes | Yes | No | | | Inter-process FIFO | No | No | No | Yes | | | Power-control module | | • | | | | | Run and Stop on idle | Yes | Yes | Yes | Yes | | | Run and No stop | Yes | Yes | Yes | Yes | | | Stop NC | Yes | Yes | Yes | Yes | | | Auto-Wake / Auto-Sleep / Doze | Yes | Yes | Yes | No | | | Data-management daemons | Yes | Yes | Yes | Yes | | | Pedometer applications | | | | | | | Step count | No | No | Yes | No | | | Distance | No | No | Yes | No | | | Adaptive distance | No | No | Yes | No | | | Activity monitor | No | No | Yes | No | | The only difference between the various device configurations is the firmware content that is loaded into the flash memory at the factory. The user still can add custom software using the remaining portion of flash memory. The MMA9550L, MMA9551L, and MMA9553L devices can function immediately as they are. They have an internal command interpreter and applications scheduler and can interact directly with the users' host system. The MMA9559L device provides the most flexibility and is for users who need to design their own control loop and system. The device needs to be programmed with custom user code. #### **Typical Applications** 2 This low-power, intelligent sensor platform is optimized for use in portable and mobile consumer products such as: - Tablets/PMPs/PDAs/digital cameras - Orientation detection (portrait/landscape) - Image stability - Tilt-control enabled with higher resolution - Gesture recognition - Tap to control - Auto wake/sleep for low power consumption - Smartbooks/ereaders/netbooks/laptops - Anti-theft - Freefall detection for hard-disk drives - Orientation detection - Tap detection - Pedometers - Gaming and toys - Activity monitoring in medical applications - Security - Anti-theft - Shock detection - Tilt - · Fleet monitoring, tracking - System auto-wake on movement - Detection - Shock recording - Anti-theft - · Power tools and small appliances - Tilt - Safety shut-off # 3 General Description ## 3.1 Functional Overview The MMA955xL device consists of a 3-axis, MEMS accelerometer and a mixed-signal ASIC with an integrated, 32-bit CPU. The mixed-signal ASIC can be utilized to measure and condition the outputs of the MEMS accelerometer, internal temperature sensor, or a differential analog signal from an external device. The calibrated, measured sensor outputs can be read via the slave I<sup>2</sup>C or SPI port or utilized internally within the MMA955xL platform. Figure 1. Platform block diagram A block level view is shown in the preceding figure and can be summarized at a high level as an analog/mixed-mode subsystem associated with a digital engine: - The analog subsystem is composed of: - A 3-axis transducer that is an entirely passive block including the MEMS structures. - An Analog Front End (AFE) with the following: - A capacitance-to-voltage converter (CVC) - An analog-to-digital converter - A temperature sensor - The digital subsystem is composed of: - A 32-bit, ColdFire V1 CPU with a Background-Debug Module (BDM) - Memory: RAM, ROM, and flash - Rapid GPIO (RGPIO) port-control logic - Timer functions include: - Modulo timer module (MTIM16) - Programmable Delay Timer (PDB) - General-Purpose Timer/PWM Module (TPM) - I<sup>2</sup>C master interface - I<sup>2</sup>C or SPI slave interface - System Integration Module (SIM) - Clock-Generation Module The slave interfaces (either SPI or $I^2C$ ) operate independently of the CPU subsystem. They can be accessed at any time, including while the device is in low-power, deep-sleep mode. # 3.2 Packaging Information The package pinout definition for this device is designed as a super set of functions found typically on Freescale's ColdFire V1 CPU offering, as well as other competitive devices. All pins on the device are utilized and many are multiplexed. The following sections describe the pinout. Users can select from multiple pin functions via the SIM pin mux-control registers. ## 3.2.1 Package diagrams Figure 2. Device pinout (top view) and package frame convention # 3.2.2 Sensing Direction and Output Response The following figure shows the device's default sensing direction when measuring gravity in a static manner. Also included are the standard abbreviations or names for the six different orientation modes: portrait up/down, landscape left/right and back/front. Figure 3. Sensing direction and output response ## 3.2.3 Pin Functions The following table summarizes functional options for each pin on this device. Table 3. Pin functions | Pin# | Pin Function #1 <sup>(1)</sup> | Pin Function #2 | Pin Function #3 | Description | |------|--------------------------------|-----------------------|-----------------|-------------------------------------------------------------------------------| | 1 | | $V_{DD}$ | | Digital power supply | | 2 | BKGD/MS RGPIO9 | | | Background-debug / Mode select / RGPIO9 | | 3 | | RESETB <sup>(2)</sup> | | Active-low reset | | 4 | SCL0 | RGPIO0 | SCLK | Serial clock for slave I <sup>2</sup> C / RGPIO0 / Serial clock for slave SPI | | 5 | | V <sub>SS</sub> | | Digital ground | | 6 | SDA0 | RGPIO1 | SDI | Serial data for slave I <sup>2</sup> C / RGPIO1 / SPI serial data input | | 7 | RGPIO2 | RGPIO2 SCL1 SDO | | RGPIO2 / Serial clock for master I <sup>2</sup> C / SPI serial data output | | 8(3) | RGPIO3 | SDA1 | SSB | RGPIO3 / Serial data for master I <sup>2</sup> C / SPI slave select | | 9 | RGPIO4 | INT | | RGPIO4 / Interrupt input | | 10 | RES | SERVED (Connect to V | 'ss) | (Must be grounded externally.) | | 11 | RGPIO5 | PDB_A | INT_O | RGPIO5 / PDB_A / INT_O slave-port interrupt output | | 12 | RGPIO6 | AN0 | TPMCH0 | RGPIO6 / ADC Input 0 / TPM Channel 0 | | 13 | RGPIO7 | AN1 | TPMCH1 | RGPIO7 / ADC Input 1 / TPM Channel 1 | | 14 | | $V_{DDA}$ | | Analog power | | 15 | RGPIO8 | PDB_B | | RGPIO8 / PDB_B | | 16 | | V <sub>SSA</sub> | | Analog ground | <sup>1.</sup> Pin function #1 represents the reset state of the hardware. Pin functions can be changed via the SIM pin, mux-control registers in Freescale or user firmware. <sup>2.</sup> RESETB is an open-drain, bidirectional pin. Reset must be pulled high at startup. After startup, Reset may be asserted to reset the device. <sup>3.</sup> RGPIO3/SDA1/SSB = Low at startup selects SPI. High at startup selects I<sup>2</sup>C. This is a function of the application boot code, not of the hardware. #### 3.3 **Pin Function Descriptions** This section provides a brief description of the various pin functions available on the MMA955xL platform. Ten of the device pins are multiplexed with Rapid GPIO (RGPIO) functions. The "Pin Function #1" column in Table 3 on page 9 lists which function is active when the hardware exits the Reset state. Freescale or user firmware can use the pin mux-control registers in the System Integration Module (SIM) to change pin assignments for each pin after reset. For detailed information about these registers, see the MMA955xL Three-Axis Accelerometer Reference Manual (MMA955xLRM). **V<sub>DD</sub> and V<sub>SS</sub>:** Digital power and ground. V<sub>DD</sub> is nominally 1.8 V. V<sub>DDA</sub> and V<sub>SSA</sub>: Analog power and ground. V<sub>DDA</sub> is nominally 1.8 V. To optimize performance, the V<sub>DDA</sub> line can be filtered to remove any digital noise that can be present on the 1.8 V supply. (See Figure 5 and Figure 6 on page 15.) RESETB: The RESETB pin is an open-drain, bidirectional pin with an internal, weak, pullup resistor. At start-up, it is configured as an input pin, but also can be programmed to become bidirectional. Using this feature, the MMA955xL device can reset external devices for any purpose other than power-on reset. Reset must be pulled high at power up to boot to Application code space. If low, it will boot to ROM code. After startup, Reset may be asserted to reset the device. The total external capacitance to ground has to be limited when using RESETB-pin, output-drive capability. For more details, see the "System Integration Module" chapter of the MMA955xL Three-Axis Accelerometer Reference Manual (MMA955xLRM). Slave I<sup>2</sup>C port: SDA0 and SCL0: These are the slave-I<sup>2</sup>C data and clock signals, respectively. The MMA955xL device can be controlled via the serial port or via the slave SPI interface. Master I<sup>2</sup>C: SDA1 and SCL1: These are the master-I<sup>2</sup>C clock and data signals, respectively. Analog-to-Digital Conversion: ANO, AN1: The on-chip ADC can be used to perform a differential, analog-to-digital conversion based on the voltage present across pins ANO(-) and AN1(+). Conversions for these pins are at the same Output Data Rate (ODR) as the MEMS transducer signals. Input levels are limited to 1.8 V differential. Rapid General Purpose I/O: RGPIO[9:0]: The ColdFire V1 CPU has a feature called Rapid GPIO (RGPIO). This is a 16-bit, input/output port with single-cycle write, set, clear, and toggle functions available to the CPU. The MMA955xL device brings out the lower 10 bits of that port as pins of the device. At reset, All of the RGPIO pins are configured as input pins, although pin muxing does reassign some pins to non-RGPIO function blocks. Pull-ups are disabled. RGPIO[9] is connected to BKGD/MS. RGPIO[1:0] SDA0 and SCL0 are connected at reset. Interrupts: INT: This input pin can be used to wake the CPU from a deep-sleep mode. It can be programmed to trigger on either rising or falling edge, or high or low level. This pin operates as a Level-7 (high-priority) interrupt. Debug/Mode Control: BKGD/MS: At start-up, this pin operates as mode select. If this pin is pulled high during start up, the CPU will boot normally and run code. If this pin is pulled low during start-up, the CPU will boot into active Background-Debug Mode (BDM). In BDM, this pin operates as a bidirectional, single-wire, background-debug port. It can be used by development tools for downloading code into on-chip RAM and flash and to debug that code. There is an internal pullup resistor on this pin. It may be left floating. Timer: PDB\_A and PDB\_B: These are the two outputs of the programmable delay block. Slave SPI Interface: SCLK, SDI, SDO and SSB: These pins control the slave SPI clock, data in, data out, and slave-select signals, respectively. The MMA955xL platform can be controlled via this serial port or via the slave-I<sup>2</sup>C interface. SBB has a special function at startup that selects the Slave interface mode. Low at startup selects SPI and high selects I<sup>2</sup>C. INT\_O: The slave-port output interrupt pin. This pin can be used to flag the host when a response to a command is available to read on the slave port. TPMCH0 and TPMCH1: The I/O pin associated with 16-bit, TPM channel 0 and 1. #### 3.4 **System Connections** #### 3.4.1 **Power Sequencing** An internal circuit powered by V<sub>DDA</sub> provides the device with a power-on-reset signal. In order for this signal to be properly recognized, it is important that $V_{DD}$ is powered up before or simultaneously with $V_{DDA}$ . The voltage potential between $V_{DD}$ and $V_{DDA}$ must not be allowed to exceed the value specified in Table 7 on page 15. #### 3.4.2 **Layout Recommendations** Provide a low-impedance path from the board power supply to each power pin (V<sub>DD</sub> and V<sub>DDA</sub>) on the device and from the board ground to each ground pin (V<sub>SS</sub> and V<sub>SSA</sub>). - Place 0.01 to 0.1 µF capacitors as close as possible to the package supply pins to meet the minimum bypass requirement. The recommended bypass configuration is to place one bypass capacitor on each of the V<sub>DD</sub>/V<sub>SS</sub> pairs. V<sub>DDA</sub>/V<sub>SSA</sub> ceramic and tantalum capacitors tend to provide better tolerances. - Ensure that capacitor leads and associated printed-circuit traces that connect to the chip V<sub>DD</sub> and V<sub>SS</sub> (GND) pins are as short as possible. - Bypass the power and ground with a capacitor of approximately 1 μF and a number of 0.1-μF ceramic capacitors. - Minimize PCB trace lengths for high-frequency signals. This is especially critical in systems with higher capacitive loads that could create higher transient currents in the V<sub>DD</sub> and V<sub>SS</sub> circuits. - Take special care to minimize noise levels on the V<sub>DDA</sub> and V<sub>SSA</sub> pins. - Use separate power planes for V<sub>DD</sub> and V<sub>DDA</sub> and separate ground planes for V<sub>SS</sub> and V<sub>SSA</sub>. Connect the separate analog and digital power and ground planes as close as possible to power supply outputs. If both analog circuit and digital circuits are powered by the same power supply, it is advisable to connect a small inductor or ferrite bead in series with both the V<sub>DDA</sub> and V<sub>SSA</sub> traces. - Physically separate the analog components from noisy digital components by ground planes. Do not place an analog trace in parallel with digital traces. It is also desirable to place an analog ground trace around an analog signal trace to isolate it from digital traces. - Provide an interface to the BKGD/MS pin if in-circuit debug capability is desired. - Ensure that resistors $R_{P1}$ and $R_{P2}$ , in the following figure, match the requirements stated in the $I^2C$ standard. For the shown configuration, the value of 4.7 k $\Omega$ would be appropriate. # 3.4.3 MMA955xL Platform as an Intelligent Slave I<sup>2</sup>C pullup resistors, a ferrite bead, and a few bypass capacitors are all that are required to attach this device to a host platform. The basic configurations are shown in the following two figures. In addition, the RGPIO pins can be programmed to generate interrupts to a host platform in response to the occurrence of real-time application events. In this case, the pins should be routed to the external interrupt pins of the CPU. Figure 4. Platform as an I<sup>2</sup>C slave Figure 5. Platform as an SPI slave # 3.4.4 MMA955xL Platform as a Sensor Hub The MMA955xL device includes: - a powerful 32-bit ColdFire V1 CPU - a second I<sup>2</sup>C bus - one external analog input These features can all be monitored using the on-chip ADC. The combination of low power consumption and powerful features means that the MMA955xL platform can effectively operate as a power controller for handheld units such as industrial scanners, PDAs, and games. The host platform can put itself to sleep with confidence that the MMA955xL device will issue a wake request should any external event require its attention. The following figure illustrates the MMA955xL device being used in this configuration. Observe how all that is required is a few bypass capacitors, a ferrite bead, and some pullup resistors for the I<sup>2</sup>C buses. Figure 6. Platform as sensor hub #### **Mechanical and Electrical Specifications** 4 This section contains electrical specification tables and reference timing diagrams for the MMA955xL device, including detailed information on power considerations, DC/AC electrical characteristics, and AC timing specifications. #### 4.1 **Definitions** Cross-axis sensitivity The proportionality constant that relates a variation of accelerometer output to cross acceleration. This sensitivity varies with the direction of cross acceleration and is primarily due to misalignment. The algebraic difference between the upper and lower values of the input range. Refer to the input/ Full range output characteristics. Sensor modules on this device include hardware-correction factors for gain and offset errors that are Hardware compensated calibrated during factory test using a least-squares fit of the raw sensor data. Linearity error The deviation of the sensor output from a least-squares linear fit of the input/output data. Nonlinearity The systematic deviation from the straight line that defines the nominal input/output relationship. Pin group the clustering of device pins into a number of logical pin groupings to simplify and standardize electrical data sheet parameters. Pin groups are defined in Section 4.2, "Pin Groups". Freescale's advanced non-linear calibration functions that—with the first-order hardware gain and off-Software compensated set calibration features—improve sensor performance. Warm-up time The time from the initial application of power for a sensor to reach its specified performance under the documented operating conditions. #### 4.2 **Pin Groups** The following pin groups are used throughout the remainder of this section. Group 1 RESETB Group 2 RESERVED Group 3 **RGPIO[9:0]** #### 4.3 **Absolute Maximum Ratings** Absolute maximum ratings are the limits the device can be exposed to without permanently damaging it. Absolute maximum ratings are stress ratings only; functional operation at these ratings is not guaranteed. Exposure to absolute maximum ratings conditions for extended periods may affect reliability. This device contains circuitry to protect against damage due to high static voltage or electrical fields. It is advised, however, that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for instance, either V<sub>SS</sub> or V<sub>DD</sub>). Table 4. Absolute maximum ratings | Rating | Symbol | Minimum | Maximum | Unit | |---------------------------------------------------------|------------------------------------|---------|-----------------------|------| | Digital supply voltage | $V_{DD}$ | -0.3 | 2.0 | V | | Analog supply voltage | $V_{DDA}$ | -0.3 | 2.0 | V | | Voltage difference, V <sub>DD</sub> to V <sub>DDA</sub> | V <sub>DD</sub> - V <sub>DDA</sub> | -0.1 | 0.1 | V | | Voltage difference, V <sub>SS</sub> to V <sub>SSA</sub> | V <sub>SS</sub> - V <sub>SSA</sub> | -0.1 | 0.1 | V | | Input voltage | V <sub>In</sub> | -0.3 | V <sub>DD</sub> + 0.3 | V | | Input/Output pin-clamp current | I <sub>C</sub> | -20 | 20 | mA | | Output voltage range (Open-Drain Mode) | V <sub>OUTOD</sub> | -0.3 | V <sub>DD</sub> + 0.3 | V | | Storage temperature | T <sub>stg</sub> | -40 | 125 | °C | | Mechanical shock | SH | | 5k | g | #### 4.4 **Operating Conditions** Table 5. Nominal operating conditions | Rating | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------|------------------------------------|-----------------------|-----|----------------------|------| | Digital supply voltage | $V_{DD}$ | 1.71 | 1.8 | 1.89 | V | | Analog supply voltage | $V_{DDA}$ | 1.71 | 1.8 | 1.89 | V | | Voltage difference, V <sub>DD</sub> to V <sub>DDA</sub> | V <sub>DD</sub> - V <sub>DDA</sub> | -0.1 | _ | 0.1 | V | | Voltage difference, V <sub>SS</sub> to V <sub>SSA</sub> | V <sub>SS</sub> - V <sub>SSA</sub> | -0.1 | _ | 0.1 | V | | Input voltage high | V <sub>IH</sub> | 0.7*V <sub>DD</sub> | _ | V <sub>DD</sub> +0.1 | V | | Input voltage low | $V_{IL}$ | V <sub>SS</sub> - 0.3 | _ | 0.3*V <sub>DD</sub> | V | | Operating temperature | T <sub>A</sub> | -40 | 25 | 85 | °C | #### **Electrostatic Discharge (ESD) and Latch-up Protection Characteristics** 4.5 Table 6. ESD and latch-up protection characteristics | Rating | Symbol | Min | Max | Unit | |---------------------------|------------------|-------|-----|------| | Human Body Model (HBM) | V <sub>HBM</sub> | ±2000 | _ | V | | Machine Model (MM) | V <sub>MM</sub> | ±200 | _ | V | | Charge Device Model (CDM) | V <sub>CDM</sub> | ±500 | _ | V | | Latch-up current at 85°C | I <sub>LAT</sub> | ±100 | _ | mA | #### 4.6 **General DC Characteristics** Table 7. DC characteristics(1) | Characteristic | Symbol | Condition(s) <sup>(2)</sup> | Min | Тур | Max | Unit | |-------------------------------------------------------------------|----------------------|-------------------------------------------------------------------------------------------------|-----------|------|------|------| | Output voltage high Low-drive strength High-drive strength | V <sub>OH</sub> | Pin Groups 1 and 3<br>$I_{LOAD} = -2 \text{ mA}$<br>$I_{LOAD} = -3 \text{ mA}$ | VDD – 0.5 | _ | _ | V | | Output voltage low Low-drive strength High-drive strength | V <sub>OL</sub> | Pin Groups 1 and 3<br>$I_{LOAD} = 2 \text{ mA}$<br>$I_{LOAD} = 3 \text{ mA}$ | _ | _ | 0.5 | V | | Output-low current<br>Max total I <sub>OL</sub> for all ports | I <sub>OLT</sub> | _ | _ | | 24 | mA | | Output-high current<br>Max total I <sub>OH</sub> for all ports | I <sub>OHT</sub> | _ | _ | | 24 | mA | | Input-leakage current | I <sub>IN</sub> | Pin Group 2<br>$V_{in} = V_{DD}$ or $V_{SS}$ | _ | 0.1 | 1 | μΑ | | Hi-Z (off-state) leakage current | I <sub>OZ</sub> | Pin Group 3 input<br>resistors disabled<br>V <sub>in</sub> = V <sub>DD</sub> or V <sub>SS</sub> | _ | 0.1 | 1 | μΑ | | Pullup resistor | R <sub>PU</sub> | when enabled | 17.5 | | 52.5 | ΚΩ | | Power-on-reset voltage | V <sub>POR</sub> | _ | _ | 1.50 | _ | V | | Power-on-reset hysteresis | V <sub>POR-hys</sub> | _ | _ | 100 | _ | mV | | Input-pin capacitance | C <sub>IN</sub> | _ | _ | 7 | _ | pF | | Output-pin capacitance | C <sub>OUT</sub> | | | 7 | _ | pF | <sup>1.</sup>All conditions at nominal supply: $V_{DD} = V_{DDA} = 1.8 \text{ V}$ . 2.Pin groups are defined in "Pin Groups" on page 14. #### 4.7 **Supply Current Characteristics** Table 8. Supply current characteristics<sup>(1)</sup> | Characteristic | Symbol | Condition(s) | Min | Тур | Max | Unit | |-------------------------------------------|---------------------|-----------------------------------|-----|-----|-----|------| | Supply current in STOP <sub>NC</sub> mode | I <sub>DD-SNC</sub> | Internal clocks disabled | _ | 2 | _ | μΑ | | Supply current in STOP <sub>SC</sub> mode | I <sub>DD-SSC</sub> | Internal clock in slow-speed mode | _ | 15 | _ | μΑ | | Supply current in RUN mode <sup>(2)</sup> | I <sub>DD-R</sub> | Internal clock in fast mode | _ | 3.1 | _ | mA | #### 4.8 **Accelerometer Transducer Mechanical Characteristics** Table 9. Accelerometer characteristics | Characteristic | Symbol | Condition(s) | Min | Тур | Max | Unit | |----------------------------------------------------|--------------------|----------------------------|------|-------|------|-------------------| | | | 2 g | ±1.8 | ±2 | ±2.2 | | | Full range | $A_{FR}$ | 4 g | ±3.6 | ±4 | ±4.4 | g | | | | 8 g | ±7.2 | ±8 | ±8.8 | | | | | 2 g | _ | 0.061 | _ | | | Sensitivity/resolution | A <sub>SENS</sub> | 4 g | _ | 0.122 | _ | mg/LSB | | | | 8 g | _ | 0.244 | _ | | | Zero-g level offset accuracy (Pre-board mount) | | 2 g | | | | | | | OFF <sub>PBM</sub> | 4 g | -100 | | +100 | mg | | | | 8 g | | | | | | | | 2 g | _ | ±0.25 | _ | % A <sub>FR</sub> | | Nonlinearity Best-fit straight line | $A_{NL}$ | 4 g | _ | ±0.5 | _ | | | Door in olidigin into | | 8 g | _ | ±1 | _ | | | Sensitivity change vs.temperature | TC <sub>SA</sub> | 2 g | _ | ±0.17 | _ | %/°C | | Zero-g level change vs. temperature <sup>(1)</sup> | TC <sub>Off</sub> | _ | _ | ±1.9 | _ | mg/°C | | _ , , , , , , | | 2 g | | | | | | Zero-g Level offset accuracy (Post-board mount) | OFF <sub>BM</sub> | 4 g | -100 | | +100 | mg | | (i dot board mount) | | 8 g | | | | | | Output data bandwidth | BW | _ | _ | ODR/2 | _ | Hz | | Output poins | Noise | 2 g, ODR = 488 Hz | _ | 100 | _ | μg/sqrt(Hz) | | Output noise | 140136 | 8 <i>g</i> g, ODR = 488 Hz | _ | 120 | _ | μg/sqrt(Hz) | | Cross-axis sensitivity | | _ | -5 | _ | 5 | % | Relative to 25°C. #### 4.9 **ADC Characteristics** Table 10. ADC characteristics<sup>(1)</sup> | Characteristic | Symbol | Condition(s) | Min | Тур | Max | Unit | |-----------------------------------------------------------|-----------------|-----------------------|------|-----|-----|------| | Input voltage | V <sub>AI</sub> | Voltage at AN0 or AN1 | 0.2 | _ | 1.1 | V | | Differential input voltage | $V_{ADI}$ | AN1 - AN0 | -0.9 | _ | 0.9 | V | | Full-scale range | V <sub>FS</sub> | _ | _ | 1.8 | _ | V | | Programmable resolution | R <sub>ES</sub> | _ | 10 | 14 | 16 | Bits | | Conversion time @ 14-bits resolution (Three-sample frame) | t <sub>c</sub> | _ | _ | 207 | _ | μs | All conditions at nominal supply: $V_{DD} = V_{DDA} = 1.8V$ . Total current with the analog section active, 16 bits ADC resolution selected, MAC unit used and all peripheral clocks enabled. # Table 10. ADC characteristics<sup>(1)</sup> | Characteristic | Symbol | Condition(s) | Min | Тур | Max | Unit | |---------------------------|-----------------|--------------|-----|-----|-----|------| | Integral nonlinearity | INL | Full Scale | _ | ±15 | _ | LSB | | Differential nonlinearity | DNL | _ | _ | ±2 | _ | LSB | | Input leakage | I <sub>IA</sub> | _ | | | ±2 | μΑ | <sup>1.</sup> All conditions at nominal supply: $V_{DD} = V_{DDA} = 1.8 \text{ V}$ and $R_{ES} = 14$ , unless otherwise noted. # 4.10 ADC Sample Rates The MMA955xL platform supports the following sample rates: - 488.28 frames per second (fps) - 244.14 fps - 122.07 fps - 61.04 fps - 30.52 fps - 15.26 fps - 7.63 fps - 3.81 fps In addition to the previous list, additional sample rates are available with the MMA9559L device. - 3906.25 fps - 1953.13 fps - 976.56 fps - 1.91 fps - 0.95 fps - 0.48 fps - 0.24 fps **Note:** The highest rates have a restriction in terms of ADC resolution selection as time available for data conversion is much reduced. #### 4.11 **AC Electrical Characteristics** Tests are conducted using the input levels specified in Table 5 on page 15. Unless otherwise specified, propagation delays are measured from the 50-percent to 50-percent point. Rise and fall times are measured between the 10-percent and 90-percent points, as shown in the following figure. Note: The midpoint is $V_{IL} + (V_{IH} - V_{IL})/2$ . Figure 7. Input signal measurement references The subsequent figure shows the definitions of the following signal states: - · Active state, when a bus or signal is driven and enters a low-impedance state - Three-stated, when a bus or signal is placed in a high-impedance state - Data Valid state, when a signal level has reached $V_{OL}$ or $V_{OH}$ - Data Invalid state, when a signal level is in transition between V<sub>OL</sub> and V<sub>OH</sub> Figure 8. Signal states #### 4.12 **General Timing Control** Table 11. General timing characteristics<sup>(1)</sup> | Characteristic | Symbol | Condition(s) | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------|-------------------|-------------------------|-------------------|------|-----|-------------------| | V <sub>DD</sub> rise time | T <sub>rvdd</sub> | 10% to 90% | _ | _ | 1 | ms | | POR release delay <sup>(2)</sup> | T <sub>POR</sub> | Power-up | 0.35 | | 1.5 | ms | | Warm-up time | T <sub>WU</sub> | From STOP <sub>NC</sub> | _ | 7 | _ | sample<br>periods | | Fraguency of energtion | F <sub>OPH</sub> | Full Speed Clock | _ | 8 | _ | MHz | | Frequency of operation | F <sub>OPL</sub> | Slow Clock | _ | 62.5 | _ | KHz | | Cystem sleek period | t <sub>CYCH</sub> | Full Speed Clock | _ | 125 | _ | ns | | System clock period | t <sub>CYCL</sub> | Slow Clock | _ | 16 | _ | μS | | Full/Slow clock ratio | _ | _ | _ | 128 | _ | | | Oscillator frequency absolute accuracy @ 25°C | _ | Full Speed Clock | -5 | _ | +5 | % | | Oscillator frequency variation over temperature (-40°C to 85°C vs. ambient) | _ | Slow Clock | -6 | _ | +6 | % | | Minimum RESET assertion duration | t <sub>RA</sub> | _ | 4T <sup>(3)</sup> | _ | _ | _ | All conditions at nominal supply: $V_{DD} = V_{DDA} = 1.8 \text{ V}$ This is the time measured from $V_{DD} = V_{POR}$ until the internal reset signal is released. In the formulas, T = 1 system clock cycle. In full speed mode, T is nominally 125 ns. In slow speed mode, T is nominally 16 $\mu$ s. #### I<sup>2</sup>C Timing 4.13 This device includes a slave I<sup>2</sup>C module that can be used to control the sensor and can be active 100 percent of the time. It also includes a master/slave I<sup>2</sup>C module that should be used only during CPU run mode ( $\Phi_D$ ). Figure 9. I<sup>2</sup>C standard and fast-mode timing #### Slave I<sup>2</sup>C 4.13.1 ## Table 12. I<sup>2</sup>C Speed Ranges | Mode | Max Baud<br>Rate (f <sub>SCL</sub> ) | Min<br>Bit Time | Min SCL Low<br>(t <sub>LOW</sub> ) | Min SCL High<br>(t <sub>HIGH</sub> ) | Min Data setup Time (t <sub>SU; DAT</sub> ) | Min/Max Data Hold Time<br>(t <sub>HD; DAT</sub> ) | |----------------------|--------------------------------------|-----------------|------------------------------------|--------------------------------------|---------------------------------------------|---------------------------------------------------| | Standard | 100 KHz | 10 μs | 4.7 μs | 4 μs | 250 ns | 0 μs/3.45 μs <sup>(1)</sup> | | Fast | 400 KHz | 2.5 μs | 1.3 μs | 0.6 μs | 100 ns | 0 μs/0.9 μs <sup>(1)</sup> | | Fast + | 1 MHz | 1 μs | 500 ns | 260 ns | 50 ns | 0 μs/0.45 μs <sup>(1)</sup> | | High-speed supported | 2.0 MHz | 0.5 μs | 200 ns | 200 ns | 10 ns <sup>(2)</sup> | 0 ns/70 ns (100 pf) <sup>(2)</sup> | - The maximum $t_{HD; DAT}$ must be at least a transmission time less than $t_{VD;DAT}$ or $t_{VD;ACK}$ . For details, see the $l^2C$ standard. Timing met with IFE = 0, DS = 1, and SE = 1. See the "Port Controls" chapter in the *MMA955xL Three-Axis Accelerometer Reference Manual* (MMA955xLRM). #### Master I<sup>2</sup>C Timing 4.13.2 The master I<sup>2</sup>C module should only be used when the system clock is running at full rate. Do not attempt to use the master I<sup>2</sup>C module across frames in which a portion of the time is spent in low-speed mode. Table 13. Master I<sup>2</sup>C timing | Characteristic | Symbol | Standa | rd Mode | Mode Fast Mode | | | | |----------------------------------------------------------------------------------------------|----------------------|--------------------|---------------------|------------------------|--------------------|------|--| | Characteristic | Syllibol | Min | Max | Min | Max | Unit | | | SCL clock frequency | f <sub>SCL</sub> | 0 | 100 | 0 | 400 | kHz | | | Hold time (repeated) START condition. After this period, the first clock pulse is generated. | t <sub>HD; STA</sub> | 4.0 | _ | 0.6 | _ | μS | | | LOW period of the SCL clock | t <sub>LOW</sub> | 4.7 | _ | 1.3 | _ | μS | | | HIGH period of the SCL clock | t <sub>HIGH</sub> | 4.0 | _ | 0.6 | _ | μS | | | Setup time for a repeated START condition | t <sub>SU; STA</sub> | 4.7 | _ | 0.6 | _ | μS | | | Data hold time for I <sup>2</sup> C-bus devices | t <sub>HD; DAT</sub> | 0 <sup>(1)</sup> | 3.45 <sup>(2)</sup> | 0 <sup>(1)</sup> | 0.9 <sup>(2)</sup> | μS | | | Data setup time | t <sub>SU; DAT</sub> | 250 <sup>(3)</sup> | _ | 100 <sup>(3) (4)</sup> | _ | ns | | | Setup time for STOP condition | t <sub>SU; STO</sub> | 4.0 | _ | 0.6 | _ | μs | | | Bus-free time between STOP and START condition | t <sub>BUF</sub> | 4.7 | _ | 1.3 | _ | μs | | | Pulse width of spikes that must be suppressed by the input filter | t <sub>SP</sub> | N/A | N/A | 0 | 50 | ns | | - The master mode I<sup>2</sup>C deasserts ACK of an address byte simultaneously with the falling edge of SCL. If no slaves acknowledge this address byte, a negative hold time can result, depending on the edge rates of the SDA and SCL lines. - The maximum t<sub>HD: DAT</sub> must be met only if the device does not stretch the LOW period (t<sub>LOW</sub>) of the SCL signal. - Setup time in slave-transmitter mode is one IPBus clock period, if the TX FIFO is empty. - A fast-mode I<sup>2</sup>C bus device can be used in a Standard mode I<sup>2</sup>C bus system, but the requirement t<sub>S,I</sub>, <sub>DAT</sub> ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line tr<sub>max +</sub> t<sub>SU: DAT</sub> = 1000 + 250 = 1250 ns (according to the Standard-mode I<sup>2</sup>C bus specification) before the SCL line is released. #### 4.14 **Slave SPI Timing** The following table describes the timing requirements for the SPI system. The "#" column refers to the numbered time period in Figure 10. **Table 14. Slave SPI timing** | # | Function | Symbol | Min | Max | Unit | |----|-------------------------------|------------------------------------|-----|---------------------|-------------------| | _ | Operating frequency | f <sub>op</sub> | 0 | F <sub>OPH</sub> /4 | Hz | | 1 | SCLK period | t <sub>SCLK</sub> | 4 | _ | t <sub>CYCH</sub> | | 2 | Enable lead time | t <sub>Lead</sub> | 0.5 | _ | t <sub>CYCH</sub> | | 3 | Enable lag time | t <sub>Lag</sub> | 0.5 | _ | t <sub>CYCH</sub> | | 4 | Clock (SCLK) high or low time | t <sub>WSCLK</sub> | 200 | _ | ns | | 5 | Data-setup time (inputs) | t <sub>SU</sub> | 15 | _ | ns | | 6 | Data-hold time (inputs) | t <sub>HI</sub> | 25 | _ | ns | | 7 | Access time | t <sub>a</sub> | _ | 25 | ns | | 8 | SDO-disable time | t <sub>dis</sub> | _ | 25 | ns | | 9 | Data valid (after SCLK edge) | t <sub>v</sub> | _ | 25 | ns | | 10 | Data-hold time (outputs) | t <sub>HO</sub> | 0 | _ | ns | | 11 | Rise time Input Output | t <sub>RI</sub><br>t <sub>RO</sub> | | 25<br>25 | ns<br>ns | | 12 | Fall time Input Output | t <sub>FI</sub> | _ | 25<br>25 | ns<br>ns | 1. Not defined but normally MSB of character just received. Figure 10. SPI slave timing # 4.15 Flash Parameters The MMA955xL platform has 16 KB of internal flash memory. There are ROM functions that allow erase and programming of that memory. Chip supply voltage of 1.8 V is sufficient for the flash programming voltage. The lower portion of the flash memory is occupied by Freescale factory firmware and is protected so that a user cannot erase it. The size of the available flash memory varies between the different devices in the MMA955xL product family, as shown in the following figure. Figure 11. Flash memory map for devices The smallest block of memory that can be written is 4 bytes and those 4 bytes must be aligned on a 4-byte boundary. The largest block of memory that can be programmed is 128 bytes and the block must start at a 128-byte boundary. Flash programming blocks must start on a 4-byte boundary and cannot cross a 128-byte page boundary. Table 15. Flash parameters | Parameter | Value | |------------------------------------|----------------------------------| | Word depth | 4096 | | Row size | 128 bytes | | Page erase size (Erase block size) | 4 rows = 512 bytes | | Maximum page programming size | 1 row = 128 bytes | | Minimum word programming size | 4 bytes | | Memory organization | 4096 x 32 bits = 16 KB total | | Endurance | 20,000 cycles minimum | | Data retention | > 100 years, at room temperature | #### 5 **Package Information** The MMA955xL platform uses a 16-lead LGA package, case number 2094. Use the following link for the latest diagram of the package: www.freescale.com/files/shared/doc/package\_info/98ASA00287D.pdf #### 5.1 Footprint and pattern information Figure 12. Package bottom view Figure 13. Package overlaid on PCB footprint diagram (top view) Figure 14. Recommended PCB footprint # 5.2 Marking #### 5.3 Tape and reel information | Ao | 3.30 +/- | 0.1 | |-----|-----------|------| | Во | 3.30 +/- | | | Ko | 1.10 +/- | 0.1 | | F | 5.50 +/- | 0.05 | | P 1 | 8.00 +/- | 0.1 | | W | 12 00 +/- | 0.3 | - (1) Measured from centerline of sprocket hole to centerline of pocket. - (II)Cumulative tolerance of 10 sprocket holes is $\pm$ 0.20 . - Measured from centerline of sprocket hole to centerline of pocket. - Other material available. - Typical SR value Max 10<sup>9</sup> OHM/SQ (V) - ALL DIMENSIONS IN MILLIMETERS UNLESS OTHERWISE STATED. Figure 15. Tape dimensions The devices are oriented on the tape as shown in Figure 16. The dot marked on each device indicates pin 1. Figure 16. Tape and reel orientation # 6 Revision History | Revision number | Revision date | Description of changes | |-----------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 06/2011 | Initial release of document. | | 1 | 10/2011 | <ul> <li>Added the MMA9559L device.</li> <li>Added a features table and a package land diagram figure.</li> <li>Modified block diagram</li> <li>Inserted flash memory map figure</li> </ul> | | 2 | 5/2013 | <ul> <li>Removed MMA9550LT and MMA9551LT from Ordering Information table</li> <li>Added Pedometer to MMA9553LR throughout</li> <li>Added list of links to Related Documentation</li> <li>User RAM available for MMA9553 was 200 bytes</li> <li>Removed mobile phones from Typical Applications</li> <li>Removed Dead reckoning from Typical Applications/Fleet monitoring, tracking</li> <li>Added a pull-up resistor to Pin 2 of Figures 7, 8, and 9</li> <li>Removed the Conditions column from Table 5</li> </ul> | | 3 | 9/2013 | Added Marking, Tape and reel, and Package dimensions Moved Footprint and pattern information from Package diagrams to Package Information | ## How to Reach Us: Home Page: freescale.com Web Support: freescale.com/support Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/salestermsandconditions. Freescale, the Freescale logo, AltiVec, C-5, CodeTest, CodeWarrior, ColdFire, C-Ware, Energy Efficient Solutions logo, Kinetis, mobileGT, PowerQUICC, Processor Expert, QorlQ, Qorivva, StarCore, Symphony, and VortiQa are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. Airfast, BeeKit, BeeStack, ColdFire+, CoreNet, Flexis, MagniV, MXC, Platform in a Package, QorlQ Qonverge, QUICC Engine, Ready Play, SafeAssure, SMARTMOS, TurboLink, Vybrid, and Xtrinsic are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © 2013 Freescale Semiconductor, Inc. Document Number: MMA955xL Rev. 3, 9/2013