# **OKI** Semiconductor

This version: Jan. 1998 Previous version: Nov. 1996

# MSM6948/6948V

1200 bps Single Chip MSK Modem

#### **GENERAL DESCRIPTION**

The MSM6948/6948V is a single chip MSK (Minimum Shift Keying) modem which is fabricated by Oki's low power consumption CMOS silicon gate technology.

The demodulator receives the data to be transmitted (SD) synchronized with the transmit timing clock (ST) generated by the on-chip clock generator. The signal, which is modulated by MSK method, is output.

The demodulator converts the received MSK signal to the received data (RD) by means of a delay detection technique after limiting the band of the received MSK signal. This signal is input to the digital PLL and the re-generated timing clock (RT) is output from the demodulator, synchronized with the RD.

#### **FEATURES**

- Signal power supply: +5 V
- On-chip SCF (Switched Capacitor Filter)
- The transmit filter can be also used as voice splatter filter.
- The receive timing re-generator has two different lock-in time performance options to be chosen from.
- Built-in crystal oscillation circuit.
- Small number of external components for easy application.
- Wide application-wireless data equipment, MCA system.
- Low power consumption CMOS.
- Package options:

18-pin plastic DIP (DIP18-P-300-2.54) (Product name: MSM6948RS) 24-pin plastic SOP (SOP24-P-430-1.27-K) (Product name: MSM6948GS-K)

## **BLOCK DIAGRAM**



# **PIN CONFIGURATION (TOP VIEW)**



\*NC (MSM6948V) NC : No connect pin

## **PIN DESCRIPTION**

| Name | Description                                                                                                                                                                                                                                                                                                                                                                                    |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| X1   | Crystal connection pins. A 3.6864 MHz crystal shall be connected.                                                                                                                                                                                                                                                                                                                              |
| X2   | When an external clock is applied for MSM6948's oscillation source, it has to be input to X2. In this case, X2 has to be AC-coupled by the capacitor of 200 pF. X1 shall be left open.                                                                                                                                                                                                         |
| *MCK | 3.6864 MHz ±0.02% clock output. This can be used for other devices under limited load conditions.                                                                                                                                                                                                                                                                                              |
| ME   | When digital "1" is put on this pin, MSK modulator output is connected to the input of transmit LPF. When digital "0" is put on, the input of transmit LPF is connected to TI that is voice signal input The data put on ME terminal is synchronized with the rising edge of ST and input to internal logic as a control data. The rising edge of this synchronized data resets MSK modulator. |
| SD   | Transmit data input. The data on this pin is synchronized with the rising edge of ST and input to MSK modulator as an actual transmit data.  SD                                                                                                                                                                                                            |
| ST   | ST is synchronizing signal used for ME and SD. This is made from master clock and is usually 1200 Hz.                                                                                                                                                                                                                                                                                          |
| SG   | Built-in analog signal ground. The DC voltage is approximately half of V <sub>DD</sub> , so the analog signals of AI, AO, and TI interfaces with peripheral circuits which must be implemented by AC-coupling. To make this voltage source impedance lower and ensure the device performance, it is necessary to put a bypass capacitor on SG in close physical proximity to the device.       |
| AG   | Analog ground. This pin should be common with DG at the system ground point as close as possible.                                                                                                                                                                                                                                                                                              |

\*NC: MSM6948V

| Name |                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                | Description                           |                                                             |  |  |  |  |  |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-------------------------------------------------------------|--|--|--|--|--|
| DG   |                                                                                                                                                                                                                                                                                                                                       | Digital ground.  This pin should be common with AG at the system ground point as close as possible.                                                                                                                                                                                                            |                                       |                                                             |  |  |  |  |  |
| TI   | The signal inpu<br>of which, gives<br>When this fund                                                                                                                                                                                                                                                                                  | Voice signal input. The signal input to this pin can be sent out to AO through the transmit LPF, the characteristics of which, gives the splatter filter for voice band signal. When this function is used, digital "0" must be input to ME. TI is biased internally to SG with about $100~\mathrm{k}\Omega$ . |                                       |                                                             |  |  |  |  |  |
|      |                                                                                                                                                                                                                                                                                                                                       | g signal output.<br>ne control data on ME                                                                                                                                                                                                                                                                      | and $\overline{FT}$ , AO is set to va | rious state as an output terminal as                        |  |  |  |  |  |
|      | FT ME                                                                                                                                                                                                                                                                                                                                 | Transmit LPF                                                                                                                                                                                                                                                                                                   | State                                 | of AO                                                       |  |  |  |  |  |
|      | "1" "1'                                                                                                                                                                                                                                                                                                                               | Power On                                                                                                                                                                                                                                                                                                       | The output of                         | MSK Signal                                                  |  |  |  |  |  |
|      | "1" "0'                                                                                                                                                                                                                                                                                                                               | Power on                                                                                                                                                                                                                                                                                                       | Transmit LPF                          | Voice Signal                                                |  |  |  |  |  |
|      |                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                | The Output o                          | f Receive BPF                                               |  |  |  |  |  |
|      | 0 1                                                                                                                                                                                                                                                                                                                                   | Power Down                                                                                                                                                                                                                                                                                                     | (Used for Dev                         | vice Test Only)                                             |  |  |  |  |  |
|      |                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                | No-signal Output                      |                                                             |  |  |  |  |  |
|      |                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                | (DC-bias                              | ed to SG)                                                   |  |  |  |  |  |
| AO   | TI)                                                                                                                                                                                                                                                                                                                                   | Modu-<br>lator                                                                                                                                                                                                                                                                                                 | Power down ransmit LPF SG Receive BPF | AO                                                          |  |  |  |  |  |
|      | The state when FT and ME = "0" is shown above. When the input digital data on FT changes to "1" from "0", AO remains to be connected to SG during about 12 ms and after that, and AO is switched to transmit LPF.  This delay time prevents AO from outputting meaningless signal during transient time from power down to on of LPF. |                                                                                                                                                                                                                                                                                                                |                                       |                                                             |  |  |  |  |  |
| Al   |                                                                                                                                                                                                                                                                                                                                       | ernally to SG with abo                                                                                                                                                                                                                                                                                         |                                       | Receive BPF and demodulator erial data stream at RD output. |  |  |  |  |  |

| Name            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| RD              | Demodulated serial data output. This data is synchronized with the re-generated timing clock RT.                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
|                 | Receive data timing clock output. This signal is re-generated by internal digital PLL. Synchronizing to falling edge of RT, RD is output.                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
| RT              | RT RD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
|                 | Delay time (RT $\rightarrow$ RD) < 300 ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
| CF              | Receive data timing clock is re-generated by digital PLL of which phase correcting speed can be selected with CF.  When a digital "1" is put on CF and phase difference between receive data timing and RT is more than 22.5 degree, phase correcting speed is high. In this case, as the phase difference enters within 22.5 degrees, that speed changes to low immediately.  When digital "0" is input to CF, phase correcting speed of PLL remains low regardless of the phase difference.  Usually, CF is connected to digital "1". |  |  |  |  |  |  |
| СТ              | PLL's lock-in characteristics can be selected with CT. When digital "1" is put on CT, PLL requires max. 50-bit alternative data pattern. On the other hand, when digital "0" is input to CT, PLL can be locked in below 18-bit data.  Equipment CT Personal/MCA wireless terminals "1" MCA wireless bases "0"                                                                                                                                                                                                                           |  |  |  |  |  |  |
| <del></del>     | Control signal for the internal connection of AO. Refer to column AO. When digital "0" is input to this pin, transmit LPF enters in power down mode, but the output buffer operational amplifier remains active.                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| V <sub>DD</sub> | +5 V power supply. This device is sensitive to supply noises as switched capacitor techniques are utilized. Bypass capacitors of more than 2.2 $\mu F$ between $V_{DD}$ and AG, and between $V_{DD}$ and DG are indispensable to ensure the performance.                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |

## **ABSOLUTE MAXIMUM RATINGS**

| Parameter                | Symbol           | Condition                              | Rating                        | Unit |
|--------------------------|------------------|----------------------------------------|-------------------------------|------|
| Power Supply Voltage     | V <sub>DD</sub>  | T 0500                                 | -0.3 to 7.0                   |      |
| Analog Input Voltage *1  | V <sub>IA</sub>  | Ta = 25°C<br>With respect to AG and DG | -0.3 to V <sub>DD</sub> + 0.3 | V    |
| Digital Input Voltage *2 | V <sub>ID</sub>  | With respect to Ad and Dd              | -0.3 to V <sub>DD</sub> + 0.3 |      |
| Operating Temperature    | T <sub>op</sub>  | _                                      | -25 to 70                     | °C   |
| Storage Temperature      | T <sub>STG</sub> | <del></del>                            | -55 to 150                    |      |

<sup>\*1</sup> TI, AI

## **RECOMMENDED OPERATING CONDITIONS**

|                      | Parameter                       | Symbol          | Condition                 | Min.   | Тур.   | Max.   | Unit    |  |
|----------------------|---------------------------------|-----------------|---------------------------|--------|--------|--------|---------|--|
| Power Supply Voltage |                                 | $V_{DD}$        | With respect to AG and DG | 4.75   | 5      | 5.25   | V       |  |
| FUW                  | er Supply voltage               | AG, DG          | <del></del>               | _      | 0      | _      | ] V     |  |
| Oper                 | rating Temperature              | T <sub>op</sub> | _                         | -25    | 25     | 70     | °C      |  |
| Cryst                | al Resonant Frequency           | fx' TAL         | _                         | 3.6860 | 3.6864 | 3.6868 | MHz     |  |
| Data                 | Speed                           | T <sub>S</sub>  | <del></del>               | _      | 1200   | _      | bit/sec |  |
| C1                   |                                 | _               | _                         | _      | 2.2    | _      |         |  |
| C2, (                | C6                              | _               | _                         | _      | 0.1    | _      |         |  |
| C3                   |                                 | _               | <del></del>               | _      | 0.047  | _      | μF      |  |
| C4                   |                                 | _               | R <sub>LX</sub> ≥ 100 kΩ  | _      | 0.01   | _      |         |  |
| C5                   |                                 | _               | _                         | _      | 0.047  | _      |         |  |
|                      | Frequency Deviation             | _               | 25 ±5°C                   | -100   | _      | +100   |         |  |
| stal                 | Temperature<br>Characteristics  | _               | At -40°C to +85°C         |        |        | +100   | ppm     |  |
| Crystal              | Equivalent Series<br>Resistance | _               | _                         | _      | _      | 100    | Ω       |  |
|                      | Load Capacitance                | _               | _                         | _      | 16     | _      | pF      |  |

<sup>\*2</sup> ME, SD, CF, CT,  $\overline{FT}$ 

#### **ELECTRICAL CHARACTERISTICS**

## **DC** and Digital Interface Characteristics

 $(V_{DD} = 5 \text{ V } \pm 5\%, \text{ Ta} = -25^{\circ}\text{C to } 70^{\circ}\text{C})$ 

| Parameter                 | Symbol           | Condition                              | Min.               | Тур.   | Max.            | Unit         |
|---------------------------|------------------|----------------------------------------|--------------------|--------|-----------------|--------------|
| Power Supply Current      | I <sub>DD</sub>  | Normal Operating Mode                  | _                  | 3      | 6               | mA           |
| Oscilating Frequency      | f <sub>MCK</sub> | f <sub>X'TAL</sub> = 3.6864 MHz ±0.01% | 3.6857             | 3.6864 | 3.6871          | MHz          |
| Input Leakage Current *1  | I <sub>IL</sub>  | V <sub>IN</sub> = 0 V                  | -10                | _      | 10              | μA           |
| iliput Leakaye Gullelit T | I <sub>IH</sub>  | $V_{IN} = V_{DD}$                      | -10                | _      | 10              | μΑ           |
| Input Voltage *1          | V <sub>IL</sub>  | <del>_</del>                           | 0                  | _      | 0.8             |              |
| iliput voltage i          | V <sub>IH</sub>  | <del>_</del>                           | 2.2                | _      | V <sub>DD</sub> |              |
| Output Voltage *2         | V <sub>OL1</sub> | $I_{OL} = 1.6 \text{ mA}$              | 0                  | _      | 0.4             | \ \ <i>\</i> |
| Output Voltage *2         | V <sub>OH1</sub> | $I_{OH} = 400 \mu A$                   | 0.8V <sub>DD</sub> | _      | V <sub>DD</sub> | V            |
| Output Voltage *3         | V <sub>OL2</sub> | $R_L > 50 \text{ k}\Omega$             | 0                  | _      | 0.4             |              |
|                           | V <sub>OH2</sub> | C <sub>L</sub> < 20 pF                 | 0.6V <sub>DD</sub> | _      | V <sub>DD</sub> |              |

<sup>\*1</sup> ME, SD, CF, CT, FT

#### **Analog Interface Characteristics**

Transmit signal output (AO)

 $(V_{DD} = 5.0 \text{ V } \pm 5\%, \text{ Ta} = -25^{\circ}\text{C to } 70^{\circ}\text{C})$ 

|                         |                  |                                                                             |                      | ,                        | -                  |                          | ,    |
|-------------------------|------------------|-----------------------------------------------------------------------------|----------------------|--------------------------|--------------------|--------------------------|------|
| Parameter               | Symbol           | Condition                                                                   |                      | Min.                     | Тур.               | Max.                     | Unit |
| Carrier Fraguency       | f <sub>M</sub>   | SD = "1"                                                                    | FT = "1"             | 1199                     | 1200               | 1201                     | Hz   |
| Carrier Frequency       | fs               | SD = "0"                                                                    | ME = "1"             | 1799                     | 1800               | 1801                     | ПΖ   |
| Carrier Level           | V <sub>OX</sub>  | $\begin{array}{c} R_L \geq 100 \; k\Omega \\ C_L \leq 40 \; pF \end{array}$ | FT = "1"<br>ME = "1" | -2                       | 0                  | +2                       | dBm  |
| Output Resistance       | R <sub>OX</sub>  | f <sub>AO</sub> ≤ 4 kHz                                                     |                      | _                        | _                  | 1                        | kΩ   |
| Output Load Resistance  | R <sub>LX</sub>  | -                                                                           | _                    |                          | _                  | _                        | KS2  |
| Output Load Capacitance | C <sub>LX</sub>  | _                                                                           |                      | _                        | _                  | 40                       | pF   |
| Output DC Voltage       | V <sub>OSX</sub> | _                                                                           |                      | $\frac{V_{DD}}{2} - 0.1$ | $\frac{V_{DD}}{2}$ | $\frac{V_{DD}}{2} + 0.1$ | V    |

Note 0 dBm = 0.775 Vrms

<sup>\*2</sup> ST, RD, RT

<sup>\*3</sup> MCK (NC : MSM6948V)

# Voice signal input (TI)

| Parameter          | Symbol          | Condition                        |                      | Min. | Тур. | Max. | Unit |
|--------------------|-----------------|----------------------------------|----------------------|------|------|------|------|
| Voltage Gain       | GT              | V <sub>AO</sub> /V <sub>TI</sub> | <del></del> "4"      | -2   | 0    | +2   | dB   |
| Input Signal Level | V <sub>TI</sub> | _                                | FT = "1"<br>ME = "0" | _    | _    | 0    | dBm  |
| Input Resistance   | R <sub>TI</sub> | f <sub>Tl</sub> ≤ 4 kHz          | IVIL = 0             | 50   | _    | _    | kΩ   |

# Built-in signal ground (SG)

| Parameter  | Symbol          | Condition       | Min.                     | Тур.               | Max.                     | Unit |
|------------|-----------------|-----------------|--------------------------|--------------------|--------------------------|------|
| DC Voltage | V <sub>SG</sub> | Without DC Load | $\frac{V_{DD}}{2} - 0.1$ | $\frac{V_{DD}}{2}$ | $\frac{V_{DD}}{2} + 0.1$ | V    |

# Receive signal input (AI)

| Parameter            | Symbol          | Condit          | Min.  | Тур. | Max.                 | Unit |       |
|----------------------|-----------------|-----------------|-------|------|----------------------|------|-------|
| Input Resistance     | R <sub>IR</sub> | $f_{TI} \leq 4$ | 50    | _    | _                    | kΩ   |       |
| Receive Signal Level | V <sub>IR</sub> | _               | -30   | _    | 0                    | dBm  |       |
| Bit Error Rate       | BER             | S/N             | 8 dB  | _    | 1 × 10 <sup>-3</sup> | _    | N/N   |
|                      | at Al           |                 | 10 dB | _    | $5 \times 10^{-5}$   | _    | 14/14 |

# Re-generated receive data timing clock output (RT)

| Parameter                | Symbol            | Condition |         |    | Min. | Тур. | Max. | Unit |
|--------------------------|-------------------|-----------|---------|----|------|------|------|------|
| Data Bit Number for PLL' | N <sub>PLL1</sub> | CF = "1"  | CT= "0" | *1 | _    | _    | 18   | bit  |
| Lock-in                  | N <sub>PLL2</sub> | GF I      | CT= "1" |    | _    | _    | 50   | DIL  |

<sup>\*1</sup> Data bit number to lock-in within 22.5 degree

### **BUILT-IN FILTER FREQUENCY CHARACTERISTICS**





#### **APPLICATION CIRCUIT**



\*NC: MSM6948V

#### **PACKAGE DIMENSIONS**

(Unit: mm)



(Unit: mm)



Notes for Mounting the Surface Mount Type Package

The SOP, QFP, TSOP, SOJ, QFJ (PLCC), SHP and BGA are surface mount type packages, which are very susceptible to heat in reflow mounting and humidity absorbed in storage.

Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).