

# MSM6636/6636B

## **User's Manual**

SAE-J1850 Communication Protocol Conformed Transmission Controller for Automotive LAN

Oki Electric Industry Co., Ltd.

5th EDITION ISSUE DATE: August 2001

#### NOTICE

- 1. The information contained herein can change without notice owing to product and/or technical improvements. Before using the product, please make sure that the information being referred to is up-to-date.
- 2. The outline of action and examples for application circuits described herein have been chosen as an explanation for the standard action and performance of the product. When planning to use the product, please ensure that the external conditions are reflected in the actual circuit, assembly, and program designs.
- 3. When designing your product, please use our product below the specified maximum ratings and within the specified operating ranges including, but not limited to, operating voltage, power dissipation, and operating temperature.
- 4. Oki assumes no responsibility or liability whatsoever for any failure or unusual or unexpected operation resulting from misuse, neglect, improper installation, repair, alteration or accident, improper handling, or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified operating range.
- 5. Neither indemnity against nor license of a third party's industrial and intellectual property right, etc. is granted by us in connection with the use of the product and/or the information and drawings contained herein. No responsibility is assumed by us for any infringement of a third party's right which may result from the use thereof.
- 6. The products listed in this document are intended for use in general electronics equipment for commercial applications (e.g., office automation, communication equipment, measurement equipment, consumer electronics, etc.). These products are not authorized for use in any system or application that requires special or enhanced quality and reliability characteristics nor in any system or application where the failure of such system or application may result in the loss or damage of property, or death or injury to humans.

Such applications include, but are not limited to, traffic and automotive equipment, safety devices, aerospace equipment, nuclear power control, medical equipment, and life-support systems.

- 7. Certain products in this document may need government approval before they can be exported to particular countries. The purchaser assumes the responsibility of determining the legality of export of these products and will take appropriate and necessary steps at their own expense for these.
- 8. No part of the contents contained herein may be reprinted or reproduced without our prior permission.

Copyright 2001 Oki Electric Industry Co., Ltd.

4-1

5-1

## Contents

| 1. OV                                                                                | /ERVIEW                                                                                                                                                                                                                                                                                                                   | 1-1                                                                                                            |
|--------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|
| 1.1                                                                                  | Overview                                                                                                                                                                                                                                                                                                                  |                                                                                                                |
| 1.2                                                                                  | Features                                                                                                                                                                                                                                                                                                                  |                                                                                                                |
| 1.3                                                                                  | Pin Configuration                                                                                                                                                                                                                                                                                                         |                                                                                                                |
| 1.4                                                                                  | Pin Description                                                                                                                                                                                                                                                                                                           |                                                                                                                |
| 1.5                                                                                  | Block Diagram                                                                                                                                                                                                                                                                                                             |                                                                                                                |
|                                                                                      |                                                                                                                                                                                                                                                                                                                           |                                                                                                                |
| 2 CO                                                                                 | DMMUNICATION FORMATS                                                                                                                                                                                                                                                                                                      | 2-1                                                                                                            |
| 2. 00                                                                                | MINION PORMATS                                                                                                                                                                                                                                                                                                            | 2-1                                                                                                            |
| 2.1                                                                                  | Frame Format                                                                                                                                                                                                                                                                                                              |                                                                                                                |
| 2.2                                                                                  | PWM Bit Format                                                                                                                                                                                                                                                                                                            |                                                                                                                |
|                                                                                      |                                                                                                                                                                                                                                                                                                                           |                                                                                                                |
|                                                                                      |                                                                                                                                                                                                                                                                                                                           |                                                                                                                |
| 3. IN                                                                                | TERNAL REGISTER DETAILS                                                                                                                                                                                                                                                                                                   | 3-1                                                                                                            |
|                                                                                      |                                                                                                                                                                                                                                                                                                                           | 01                                                                                                             |
| 3.1                                                                                  | Transmit Register                                                                                                                                                                                                                                                                                                         |                                                                                                                |
| 3.1<br>3.2                                                                           | Transmit Register<br>Response Register                                                                                                                                                                                                                                                                                    |                                                                                                                |
|                                                                                      | Response Register<br>Transmit Status Register                                                                                                                                                                                                                                                                             |                                                                                                                |
| 3.2<br>3.3<br>3.4                                                                    | Response Register<br>Transmit Status Register<br>Receive Register                                                                                                                                                                                                                                                         |                                                                                                                |
| 3.2<br>3.3<br>3.4<br>3.5                                                             | Response Register<br>Transmit Status Register<br>Receive Register<br>Receive Data Length Register                                                                                                                                                                                                                         |                                                                                                                |
| 3.2<br>3.3<br>3.4<br>3.5<br>3.6                                                      | Response Register<br>Transmit Status Register<br>Receive Register<br>Receive Data Length Register<br>Initialization/Read Completion Indication Register                                                                                                                                                                   | 3-1<br>3-2<br>3-2<br>3-3<br>3-3<br>3-5<br>3-5                                                                  |
| 3.2<br>3.3<br>3.4<br>3.5<br>3.6<br>3.7                                               | Response Register<br>Transmit Status Register<br>Receive Register<br>Receive Data Length Register<br>Initialization/Read Completion Indication Register<br>Interrupt Request Flag                                                                                                                                         | 3-1<br>3-2<br>3-2<br>3-3<br>3-3<br>3-5<br>3-5<br>3-5<br>3-5                                                    |
| 3.2<br>3.3<br>3.4<br>3.5<br>3.6<br>3.7<br>3.8                                        | Response Register<br>Transmit Status Register<br>Receive Register<br>Receive Data Length Register<br>Initialization/Read Completion Indication Register<br>Interrupt Request Flag<br>Interrupt Enable Flag (IE)                                                                                                           | 3-1<br>3-2<br>3-2<br>3-3<br>3-3<br>3-5<br>3-5<br>3-5<br>3-5<br>3-7                                             |
| 3.2<br>3.3<br>3.4<br>3.5<br>3.6<br>3.7<br>3.8<br>3.9                                 | Response Register<br>Transmit Status Register<br>Receive Register<br>Receive Data Length Register<br>Initialization/Read Completion Indication Register<br>Interrupt Request Flag<br>Interrupt Enable Flag (IE)<br>Sleep Command Register                                                                                 | 3-1<br>3-2<br>3-2<br>3-3<br>3-3<br>3-5<br>3-5<br>3-5<br>3-5<br>3-7<br>3-7<br>3-7                               |
| 3.2<br>3.3<br>3.4<br>3.5<br>3.6<br>3.7<br>3.8<br>3.9<br>3.10                         | Response Register<br>Transmit Status Register<br>Receive Register<br>Receive Data Length Register<br>Initialization/Read Completion Indication Register<br>Interrupt Request Flag<br>Interrupt Enable Flag (IE)<br>Sleep Command Register<br>Break Command Register                                                       | 3-1<br>3-2<br>3-2<br>3-3<br>3-5<br>3-5<br>3-5<br>3-5<br>3-7<br>3-7<br>3-7<br>3-7<br>3-8                        |
| 3.2<br>3.3<br>3.4<br>3.5<br>3.6<br>3.7<br>3.8<br>3.9<br>3.10<br>3.11                 | Response Register<br>Transmit Status Register<br>Receive Register<br>Receive Data Length Register<br>Initialization/Read Completion Indication Register<br>Interrupt Request Flag<br>Interrupt Enable Flag (IE)<br>Sleep Command Register<br>Break Command Register<br>Mode Setting Register                              | 3-1<br>3-2<br>3-2<br>3-3<br>3-3<br>3-5<br>3-5<br>3-5<br>3-5<br>3-7<br>3-7<br>3-7<br>3-7<br>3-8<br>3-9          |
| 3.2<br>3.3<br>3.4<br>3.5<br>3.6<br>3.7<br>3.8<br>3.9<br>3.10<br>3.11<br>3.12         | Response Register<br>Transmit Status Register<br>Receive Register<br>Receive Data Length Register<br>Initialization/Read Completion Indication Register<br>Interrupt Request Flag<br>Interrupt Enable Flag (IE)<br>Sleep Command Register<br>Break Command Register<br>Mode Setting Register<br>Physical Address Register | 3-1<br>3-2<br>3-2<br>3-3<br>3-3<br>3-5<br>3-5<br>3-5<br>3-5<br>3-7<br>3-7<br>3-7<br>3-8<br>3-9<br>3-10         |
| 3.2<br>3.3<br>3.4<br>3.5<br>3.6<br>3.7<br>3.8<br>3.9<br>3.10<br>3.11<br>3.12<br>3.13 | Response Register<br>Transmit Status Register<br>Receive Register<br>Receive Data Length Register<br>Initialization/Read Completion Indication Register<br>Interrupt Request Flag<br>Interrupt Enable Flag (IE)<br>Sleep Command Register<br>Break Command Register<br>Mode Setting Register<br>Physical Address Register | 3-1<br>3-2<br>3-2<br>3-3<br>3-3<br>3-5<br>3-5<br>3-5<br>3-5<br>3-7<br>3-7<br>3-7<br>3-8<br>3-9<br>3-10<br>3-10 |

## 4. CPU INTERFACES

| 4.1 MSM6636              |                                    |  |
|--------------------------|------------------------------------|--|
|                          | s Serial Interface                 |  |
|                          | Start-Stop Synchronization System) |  |
|                          | · ·                                |  |
| 4.2.1 Parallel Interface |                                    |  |

### 5. FUNCTION DETAILS

| 5.1  | Arbitration Function                                 | 5-1 |
|------|------------------------------------------------------|-----|
| 5.2  | Address Filter Function                              | 5-1 |
| 5.3  | Automatic Retransmission Function                    | 5-2 |
| 5.4  | CPU Interrupt Function                               | 5-3 |
| 5.5  | Receive Message Length Error Detection Function      | 5-3 |
| 5.6  | Local-Station Bus Driver Abnormal Detection Function | 5-3 |
| 5.7  | Communication Check Function between Specific Nodes  | 5-3 |
| 5.8  | Communication Check Function between Multiple Nodes  | 5-4 |
| 5.9  | Break Function                                       | 5-4 |
| 5.10 | Fault Tolerant Function                              | 5-5 |

| 6. A | APPLICATION EXAMPLE                        | 6-1 |
|------|--------------------------------------------|-----|
| 6.1  | Host CPU and J1850 Line Connection Example |     |
|      | 2 Initialization Routine Example           |     |

## 7. ELECTRICAL CHARACTERISTICS

| ELEC  | CTRICAL CHARACTERISTICS                      | 7-1 |
|-------|----------------------------------------------|-----|
| 7.1 A | bsolute Maximum Ratings                      |     |
|       | Deration Range                               |     |
| 7.3 D | C Characteristics                            |     |
| 7.4 A | C Characteristics                            |     |
|       | PWM Bit Timing                               |     |
| 7.4.2 | CPU Interface Timing                         |     |
| 7.4.3 | Wakeup Input Signal                          |     |
| 7.4.4 | Fault Tolerant Function Operation Conditions |     |
| 7.4.5 | Reset Input Pulse Width                      |     |

#### 8. BUS MONITOR FUNCTION

8-1

| 9. PACKAGE OUTLINES AND I | DIMENSIONS | 9-1 |
|---------------------------|------------|-----|
|                           |            |     |

Chapter 1

## **OVERVIEW**

### 1. OVERVIEW

#### 1.1 Overview

The MSM6636/6636B are transmission controllers for automotive LAN that conform to data communication protocol SAE-J1850. These LSI devices can realize a data bus topology bus LAN system that employs the PWM bit encoding method (41.6 kbps). In addition to a protocol control circuit, the MSM6636/6636B have an oscillation circuit, host CPU interface\*, a transmit/receive buffer, and a bus receiver circuit, thereby decreasing the load on the host CPU.

- \* MSM6636: The host CPU is accessed through clock synchronous serial/UART.
- MSM6636B: The host CPU is accessed through parallel interface.

#### 1.2 Features

- Conforms to SAE-J1850 CLASS B DATA COMMUNICATION NETWORK INTERFACE (issued August 12, 1991)
- CSMA/CD (carrier-sense multiple access with collision detection)
- Internal transmit buffer (1 frame) and receive buffer (2 frames)
- Bit encoding: PWM (pulse width modulation)
- Transmission speed: 41.6 kbps
- Multiaddress setting: 1 type of physical addressing and 15 types of functional addressing
- Address filter function by multiaddressing (broadcasting possible)
- Automatic retransmission when lost in contention or in the case of non-ACK
- Supports 3 types of in-frame responses
  - 1) Single-byte response from a single recipient
  - 2) Multibyte response from a single recipient (with CRC code)
  - 3) Single-byte response from multiple recipients (ID response as ACK)
- Error detection by cyclic redundancy check (CRC)
- Various communication error detections
- Dual-wire bus abnormality detection by internal bus receiver and fault tolerant function
- Host CPU interface

#### (1) MSM6636

Host CPU interface is accessed through serial interface with LSB first. Serial 4 modes supported:

- ① Clock synchronous serial (no parity)
  - 1) Normal mode: 8-bit data
  - 2) MPC mode: 8-bit data + MPC bit (address/data select bit: 1 indicates address. 0 indicates data)
- <sup>2</sup> UART (parity yes/no selectable)
  - 1) Normal mode: 1 start bit + 8-bit data + (parity) + 1 stop bit
  - 2) MPC mode: 1 start bit + 8-bit data + MPC bit + (parity) + 1 stop bit
- (2) MSM6636B

Host CPU interface is accessed through parallel interface.

Sleep function

Low power mode with oscillator stopped ( $I_{DS}$  Max < 50  $\mu$ A) SLEED (WAKE LID control from bott CDL). WAKE LID via LAN

SLEEP/WAKE-UP control from host CPU; WAKE-UP via LAN bus Package:

- (1) MSM6636

   18-pin plastic DIP (DIP18-P-300-2.54)
   18-pin plastic QFJ (QFJ18-P-R290-1.27)
   24-pin plastic SOP (SOP24-P-430-1.27-K)
   (Product name: MSM6636GS-K)

   (2) MSM6636B
  - 24-pin plastic SOP (SOP24-P-430-1.27-K)(Product name: MSM6636BGS-K)30-pin plastic SSOP (SSOP30-P-56-0.65-K)(Product name: MSM6636BGS-AK)

#### 1.3 Pin Configuration

#### (1) MSM6636



NC: No Connection

Refer to Chapter 9 for package dimension information.

## 1.4 Pin Description

### (1) MSM6636

| Pin Name                                                    | Pin     | No      | 1/0 | Function                                           |
|-------------------------------------------------------------|---------|---------|-----|----------------------------------------------------|
| Fill Name                                                   | DIP/QFJ | SOP     | 1/0 | Function                                           |
| $AV_{DD}$                                                   | 1       | 1       | _   | Analog power supply pin                            |
| BO-                                                         | 2       | 2       | 0   | LAN BUS output-                                    |
| BI–                                                         | 3       | 3       | I   | LAN BUS input-                                     |
| BI+                                                         | 4       | 4       | I   | LAN BUS input+                                     |
| BO+                                                         | 5       | 5       | 0   | LAN BUS output+                                    |
| AGND                                                        | 6       | 9       |     | Analog ground pin                                  |
| U-C         7         10           M-N         8         11 |         | 10      | Ι   | UART (:0)/clock synchronous serial (:1) select pin |
|                                                             |         | 11      | I   | MPC mode (:0)/normal mode (:1) select pin          |
| DGND                                                        | ND 9 12 |         |     | Digital ground pin                                 |
| OSC1                                                        | 10      | 13      | 0   | Crystal (or ceramic resonator) oscillation output  |
| OSC0                                                        | 11      | 11 14 I |     | Crystal (or ceramic resonator) oscillation input   |
| A-D                                                         | 12      | 15      |     | 0: data communication                              |
| A-D 12                                                      |         | 10      | •   | 1: address communication                           |
| SCLK/PAE                                                    | 13      | 16      | I   | Serial clock input/parity select pin               |
| RXD                                                         | 14      | 20      | I   | Serial data input pin                              |
| TXD                                                         | 15      | 21      | 0   | Serial data output pin                             |
| INT                                                         | 16      | 22      | 0   | Interrupt output pin                               |
| RES                                                         | 17      | 23      | Ι   | Reset input pin                                    |
| $DV_DD$                                                     | 18      | 24      | _   | Digital power supply pin                           |

#### (2) MSM6636B

| Pin Name                                                                                                                                                                                                      | Pin No |                           | I/O            | Function                                          |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------------------|----------------|---------------------------------------------------|
| Pin Name                                                                                                                                                                                                      | SOP    | SSOP                      | 10             | Function                                          |
| WR                                                                                                                                                                                                            | 1      | 1                         | -              | Data write enable input pin                       |
| RD                                                                                                                                                                                                            | 2      | 2                         | -              | Data read enable input pin                        |
| ALE                                                                                                                                                                                                           | 3      | 4                         | -              | Address Latch enable input pin                    |
| INT                                                                                                                                                                                                           | 4      | 5                         | 0              | Interrupt output pin                              |
| RES                                                                                                                                                                                                           | 5      | 6                         | -              | Reset input pin                                   |
| AV <sub>DD</sub> 6         7           BO-         7         9           BI-         8         10           BI+         9         11           BO+         10         12           AGND         11         14 |        | 7                         |                | Analog power supply pin                           |
|                                                                                                                                                                                                               |        | 9                         | 0              | LAN BUS output-                                   |
|                                                                                                                                                                                                               |        | 10                        | Ι              | LAN BUS input-                                    |
|                                                                                                                                                                                                               |        | Ι                         | LAN BUS input+ |                                                   |
|                                                                                                                                                                                                               |        | 12                        | 0              | LAN BUS output+                                   |
|                                                                                                                                                                                                               |        | 14                        | _              | Analog ground pin                                 |
| DGND                                                                                                                                                                                                          | 12     | 15                        | _              | Digital ground pin                                |
| OSC1                                                                                                                                                                                                          | 13     | 16                        | 0              | Crystal (or ceramic resonator) oscillation output |
| OSC0                                                                                                                                                                                                          | 14     | 17                        | Ι              | Crystal (or ceramic resonator) oscillation input  |
| CS                                                                                                                                                                                                            | 15     | 19                        | Ι              | Chip select input pin                             |
| AD0-7                                                                                                                                                                                                         | 16-23  | 20 to 22,<br>24 to 27, 29 | I/O            | Address input/data output pins                    |
|                                                                                                                                                                                                               | 24     | 30                        |                | Digital power supply pin                          |

#### 1.5 Block Diagram

#### (1) MSM6636



(2) MSM6636B



Chapter 2

## **COMMUNICATION FORMATS**

## 2. COMMUNICATION FORMATS

#### 2.1 Frame Format



- SOF: Start Of Frame CRC: Cyclic Redundancy Check EOD: End Of Data EOF: End Of Frame
- IFS: Inter-Frame Separation

|     | Number of Bytes | Contents                                                |
|-----|-----------------|---------------------------------------------------------|
| (A) | 1               | Priority and message type                               |
| (B) | 1               | Physical address or functional address of receiver node |
| (C) | 1               | Physical address of transmitter node                    |
| (D) | (*)             | Data                                                    |
| (E) | (*)             | In-frame response (IFR)                                 |

\* The total sum of byte count of (D) + (E) is 0 to 8.

(A) Bit Configuration of Priority and Message Type

| MSB   |    |    |    |   |   |    | LSB |   |
|-------|----|----|----|---|---|----|-----|---|
| 7     | 6  | 5  | 4  | 3 | 2 | 1  | 0   | _ |
| H(P3) | P2 | P1 | P0 | к | Y | Z1 | Z0  |   |

H: 0 = 3-byte header (MSM6636/6636B)

1 = 1-byte header (not applicable) (See Note below)

P2 to P0: Priority setting bits

Determines priority of message. The smaller the priority value, the higher the priority.



Note: The 1-byte header mode is not selected even if "1" is set to "H" bit. The 3-byte header mode is always selected.

In the MSM6636/6636B, the "H" bit is not used for selective control of the number of header bytes. However, since "0" has priority over "1", the priority control depends on the bit value in the "H" bit, that is, the "H" bit can be used as "P3" priority setting bit.

Y: Address type setting bit

0 = Functional address is specified to address field (B) of receiver node.

1 = Physical address is specified to address field (B) of receiver node.

K, Z1, Z0: Sets response type

The response type is set by a combination of K, Z1 and Z0 bits.

Message type and response type are determined by the lower 4-bits of the header byte (A), including the Y bit. Classification is shown below.

The MSM6636/6636B identify each message type and makes an automatic response.

|   |                    |            |          | -                                              |
|---|--------------------|------------|----------|------------------------------------------------|
|   | ZZ Addressing KY10 |            | IFR Type | Message Type                                   |
| 0 | 0000               | Functional | 2        | Multiple IDs received from multiple responders |
| 1 | 0001               | Functional | 1        | Broadcast *1                                   |
| 2 | 0010               | Functional | 2        | Multiple IDs received from multiple responders |
| 3 | 0011               | Functional | 3        | Data received from selected responders         |
| 4 | 0100               | Physical   | 1        | ID received from selected responders           |
| 5 | 0101               | Physical   | 3        | Data received from selected responders         |
| 6 | 0110               | Physical   | 0        | SAE reserve *2                                 |
| 7 | 0111               | Physical   | 3        | Data received from selected responders         |
| 8 | 1000               | Functional | 0        | To multiple responders (command/status)        |
| 9 | 1001               | Functional | 0        | To multiple responders (request)               |
| А | 1010               | Functional | 0        |                                                |
| В | 1011               | Functional | 0        |                                                |
| С | 1100               | Physical   | 0        |                                                |
| D | 1101               | Physical   | 0        |                                                |
| Е | 1110               | Physical   | 0        |                                                |
| F | 1111               | Physical   | 0        |                                                |

\*1 Broadcast: The same data is transmitted to multiple responders selected by functional addressing. Only the responder having an ID (physical address) with the highest priority can send an ID as IFR. (IFR is sent only once, and other responder IFRs are stopped.)

\*2 SAE Reserve: The MSM6636/6636B do not respond even if IFR is requested by this header, because the response type is not defined.

[IFR Type 0]

| SOF | Header | DATA | CRC | EOF |  |
|-----|--------|------|-----|-----|--|
|-----|--------|------|-----|-----|--|

Frame format when an in-frame response is not requested.

[IFR Type 1]

| SOF | Header | DATA | CRC | EOD | ID | EOF |
|-----|--------|------|-----|-----|----|-----|
|-----|--------|------|-----|-----|----|-----|

Responder sends ID as an in-frame response.

ID is 1 byte only. Therefore, the number of bytes for sending data is a maximum of 7 bytes.

[IFR Type 2]

| SOF | Header | DATA | CRC | EOD | ID1 |  | IDn | EOF |  |
|-----|--------|------|-----|-----|-----|--|-----|-----|--|
|-----|--------|------|-----|-----|-----|--|-----|-----|--|

Multiple responders send ID sequentially as in-frame responses. IDs are sent in sequence from the responder with the highest priority ID.

[IFR Type 3]

| SOF Header DATA CRC EOD IFR DATA CRC EOF |
|------------------------------------------|
|------------------------------------------|

One selected responder returns multi-byte data with CRC as IFR.

(B) Physical address or functional address of receive node

The Y bit at the 1st byte (A) of 3-byte header determines whether an address is physical or functional. The 2nd type (B) indicates the target address.

(C) Physical address of transmit node

Indicates the physical address (ID) of transmit node.

(D) Data

0 to 8 bytes of arbitrary data to transmit is written. Data can be increased/decreased in byte units. The maximum number of bytes is 8, including response.

(E) In-frame response (IFR)

Determined by the bit configuration of message type at the 1st byte (A) of header. See the classification table of IFR types.

### 2.2 PWM Bit Format

• Pulse Width Modulation at 41.6 kbps (Typ.)



Chapter 3

## **INTERNAL REGISTER DETAILS**

| Internal Address | R/W | Contents                                           | Status at Reset |
|------------------|-----|----------------------------------------------------|-----------------|
| 00H-0AH          | W   | Transmit register                                  | Undefined       |
| 0BH-12H          | W   | Response register                                  | Undefined       |
| 13H-14H          | W   | Transmit status register                           | 00H             |
| 15H-1FH          | R   | Receive register                                   | Undefined       |
| 20H              | R   | Receive data length register                       | 00H             |
| 21H              | W   | Initialization/read completion indication register | _               |
| 22H-24H          | R/W | Interrupt request flag                             | 00H             |
| 25H-27H          | R/W | Interrupt enable flag                              | 00H             |
| 28H              | W   | Sleep command register                             | 00H             |
| 29H              | W   | Break command register                             | 00H             |
| 2AH              | R/W | Mode setting register                              | Undefined       |
| 2BH              | R/W | Physical address register                          | Undefined       |
| 2CH-3AH          | R/W | Functional address register                        | Undefined       |
| 3BH              | R/W | NAK register                                       | Undefined       |

## 3. INTERNAL REGISTER DETAILS

#### 3.1 Transmit Register



• Write priority and type of the message.



• Write physical address or functional address of receive node.

|     | MSB |    |    |    |    |    |    | LSB |   |                          |
|-----|-----|----|----|----|----|----|----|-----|---|--------------------------|
| 03  | D7  | D6 | D5 | D4 | D3 | D2 | D1 | D0  |   |                          |
|     |     |    |    | (  | )  |    |    |     | } | Transmit Data<br>8 bytes |
| 0 A | D7  | D6 | D5 | D4 | D3 | D2 | D1 | D0  |   |                          |

- Write arbitrary data for transmitting.
- Address 02H is empty, which permits the write operation.
   The maximum number of bytes of transmit data that can be set depends upon the IFR type.

#### 3.2 Response Register



• Write arbitrary data for transmitting IFR. (Only applicable for IFR type 3 transmission)

#### 3.3 Transmit Status Register



• Write the total number of bytes of 3-byte header and data (excluding CRC). Data written to this register becomes the transmit start command.

|    | MSB |   |   |         |     |     | LSB |                      |
|----|-----|---|---|---------|-----|-----|-----|----------------------|
| 14 | _   | _ | _ | <br>RL3 | RL2 | RL1 | RL0 | Response Data Length |

 Write the number of bytes of data that has been written to the response register used for IFR transmission. Data written to this register becomes the response transmit standby command. This standby state continues till the response request of IFR type 3 is received and is released after transmitting the response.

#### 3.4 Receive Register

Receive register configuration



One frame of messages is stored in the receive register and one frame of messages in the receive buffer. Transfer from the receive buffer to the receive register is implemented at the message/response receive time. Transfer to the receive register is not implemented if communication errors or overrun errors occur when receive operation is in progress.

Note: If the bus monitor mode is set to prepare a monitor tool, a transfer to the receive register is performed even when errors described above occur. (See Section 8, "Bus Monitor Function").

[When receiving header part and data part]

|               | MSB                           |           |                |          |                |                |          | LSB                   |                    |
|---------------|-------------------------------|-----------|----------------|----------|----------------|----------------|----------|-----------------------|--------------------|
| 15            | Н                             | P2        | P1             | P0       | к              | Y              | Z1       | ZO                    | Communication Type |
| ♦ St          | tores pr                      | riority a | and type       | e of the | receive        | e messa        | ige.     |                       |                    |
|               | MSB                           |           |                |          |                |                |          | LSB                   |                    |
| 16            | RA7                           | RA6       | RA5            | RA4      | RA3            | RA2            | RA1      | RA0                   | Receive Address    |
| ♦ St          | tores ph                      | nysical   | address        | s or fun | ctional        | addres         | s of rec | eive no               | de.                |
| _             | MSB                           |           |                |          |                |                |          | LSB                   |                    |
| 17            | TA7                           | TA6       | TA5            | TA4      | TA3            | TA2            | TA1      | TA0                   | Transmit Address   |
| 16 [<br>♦ Sta | MSB<br>RA7<br>tores ph<br>MSB | RA6       | RA5<br>address | RA4      | RA3<br>ctional | RA2<br>address | RA1      | RA0<br>eive no<br>LSB | de.                |

• Stores physical address of transmit node.

|     | MSB |    |    |    |    |    |    | LSB |     |                         |
|-----|-----|----|----|----|----|----|----|-----|-----|-------------------------|
| 18  | D7  | D6 | D5 | D4 | D3 | D2 | D1 | D0  | ] ] |                         |
|     |     |    | -  | (  | )  | -  | -  | -   | }   | Receive Data<br>8 bytes |
| 1 F | D7  | D6 | D5 | D4 | D3 | D2 | D1 | D0  | ]   | 0 0 )                   |

[When receiving response part]



#### 3.5 Receive Data Length Register



• Shows the byte length of receive data stored to the receive buffer (excluding CRC). "—" indicates bits that are not provided. They will always read "0".

#### 3.6 Initialization/Read Completion Indication Register



- Shows the completion of initialization after reset by writing to register 21H.
- Shows by writing to register 21H that CPU has read all receive data stored to the receive register. Data to be written is not specified.

#### 3.7 Interrupt Request Flag

|    | MSB |     |     |      |     |      |     | LSB |  |
|----|-----|-----|-----|------|-----|------|-----|-----|--|
| 22 | LEN | ABN | D-P | OVER | CRC | FORM | INV | IFS |  |

• Flags related to message abnormality etc.

|    | MSB  |       |      |   |     |     |     | LSB |
|----|------|-------|------|---|-----|-----|-----|-----|
| 23 | BUSY | NOACK | NRSP | _ | BRK | RSP | RCV | TR  |

• Flags related to message transmit/receive status etc.

|    | MSB  |   |      |      |     |     |     | LSB |
|----|------|---|------|------|-----|-----|-----|-----|
| 24 | PAR* | _ | WAKR | WAKD | BPG | BPV | BNG | BNV |

- \* In MSM6636B, this bit is "—".
- Flags related to LAN bus line etc.

"1" indicates that a corresponding interrupt occurred. Each bit is cleared by writing "0" to it. All bits are automatically set to "0" at reset. For details of how to clear, see Section 5.4, "CPU Interrupt Function" (page 5-3).

The bits to which a flag is not allocated will always read "0".

| IFS       normal, receive operation is executed.         BUSY       Lost in contention for all specified number of retransmissions.         NOACK       Received no response for all specified number of retransmissions.         NRSP       Type 3 IFR request message was received, but return data was not in response register (not in transmission standby status).         BRK       Received break signal.         RSP       Received response normally.         RCV       Received message normally.         Message transmission ended normally.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |       |                                                                                                                                                    |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| BI(+) and BI(-) both received a signal indicating passive status even though a signal indicating dominant status was output from BO(+) and BO(-) to both lines of BUS(+) and BUS(-). (Local bus drive abnormality or LAN bus abnormality detected.)           D-P         If one line is normal, the communication is made by the normal line and the interrupt in D-P flag does not occur.           OVER         Received next message before host CPU completed receive message processing. (Overrun error)           CRC         Error was detected during CRC check.           Received abnormal format message:         (1) Received "SOF" during message receive.           (2) Detected "EOD" or "EOF" at location other than byte boundary.           INV         Received signal in undefined bit format.           Another node started transmission during IFS. Even when IFS flag is set, if the receive frame is normal, receive operation is executed.           BUSY         Lost in contention for all specified number of retransmissions.           NACK         Received response for all specified number of retransmissions.           NRSP         Type 3 IFR request message was received, but return data was not in response register (not in transmission standby status).           BRK         Received response normally.           Mc         Received message normally.           MSP         Received message normally.           MSR         Received transmission ended normally.           If a response is not sent normally even though a respo | LEN   | Exceeded 12 bytes maximum, frame length of receive message.                                                                                        |
| dominant status was output from BO(+) and BO(-) to both lines of BUS(+) and BUS(-). (Local bus drive abnormality or LAN bus abnormality detected.)         If one line is normal, the communication is made by the normal line and the interrupt in D-P flag does not occur.         OVER       Received next message before host CPU completed receive message processing. (Overrun error)         CRC       Error was detected during CRC check.         Received abnormal format message:       (1) Received "SOF" during message receive. (2) Detected "EOD" or "EOF" at location other than byte boundary.         INV       Received abnormal format.         Another node started transmission during IFS. Even when IFS flag is set, if the receive frame is normal, receive operation is executed.         BUSY       Lost in contention for all specified number of retransmissions.         NACK       Received no response for all specified number of retransmissions.         NRSP       Type 3 IFR request message was received, but return data was not in response register (not in transmission standby status).         BRK       Received message normally.         RCV       Received message normally.         Message transmission ended normally.       If a response is not sent normally even though a response request was sent, the interrupt in TR flag does not occur.         PAR*       Received during sleep due to change of CS terminal state.         WAKR       MSM6636: Wake-up occurred during sleep due to change of CS terminal state.       | ABN   | LAN bus was in dominant status for more than specified time (48 µsec at 41.6 kbps).                                                                |
| does not occur.           OVER         Received next message before host CPU completed receive message processing.<br>(Overrun error)           CRC         Error was detected during CRC check.           Received abnormal format message:         (1) Received "SOF" during message receive.           (2) Detected "EOD" or "EOF" at location other than byte boundary.           INV         Received signal in undefined bit format.           Another node started transmission during IFS.         Even when IFS flag is set, if the receive frame is normal, receive operation is executed.           BUSY         Lost in contention for all specified number of retransmissions.           NOACK         Received no response for all specified number of retransmissions.           NRSP         Type 3 IFR request message was received, but return data was not in response register (not in transmission standby status).           BRK         Received break signal.           RSP         Received message normally.           Mc         Received message normally.           RCV         Received message normally.           Message transmission ended normally.         Message transmission ended normally.           If a response is not sent normally even though a response request was sent, the interrupt in TR flag does not occur.           PAR*         Receive data parity error was detected during UART communication with CPU.           WAKR         MSM6636: Wake                                                                             | D-P   | dominant status was output from BO(+) and BO(–) to both lines of BUS(+) and BUS(–). (Local bus drive abnormality or LAN bus abnormality detected.) |
| OVER         (Overrun error)           CRC         Error was detected during CRC check.           Received abnormal format message:         (1) Received "SOF" during message receive.           (2) Detected "EOD" or "EOF" at location other than byte boundary.           INV         Received signal in undefined bit format.           INV         Receive operation is executed.           BUSY         Lost in contention for all specified number of retransmissions.           NOACK         Received no response for all specified number of retransmissions.           NRSP         Type 3 IFR request message was received, but return data was not in response register (not in transmission standby status).           BRK         Received message normally.           RCV         Received message normally.           Message transmission ended normally.         If a response is not sent normally even though a response request was sent, the interrupt in TR flag does not occur.           PAR*         Receive data parity error was detected during UART communication with CPU.           WAKR         Wake-up occurred during sleep due to change of TS terminal state.           WAKD         Wake-up occurred during sleep due to change of LAN bus status from passive to dominant.           BPG         Short-circuiting to GND detected at LAN bus(+) side.**           BNG         Short-circuiting to GND detected at LAN bus(-) side.**                                                                                                          |       |                                                                                                                                                    |
| (Overrun error)         CRC       Error was detected during CRC check.         Received abnormal format message:       (1) Received "SOF" during message receive.         (2) Detected "EOD" or "EOF" at location other than byte boundary.         INV       Received signal in undefined bit format.         IFS       Another node started transmission during IFS. Even when IFS flag is set, if the receive frame is normal, receive operation is executed.         BUSY       Lost in contention for all specified number of retransmissions.         NOACK       Received no response for all specified number of retransmissions.         NRSP       Type 3 IFR request message was received, but return data was not in response register (not in transmission standby status).         BRK       Received break signal.         RSP       Received message normally.         RCV       Received message normally.         Message transmission ended normally.       If a response is not sent normally even though a response request was sent, the interrupt in TR flag does not occur.         PAR*       Receive data parity error was detected during UART communication with CPU.         WAKR       MSM6636E: Wake-up occurred during sleep due to change of CS terminal state.         WAKD       Wake-up occurred during sleep due to change of LAN bus status from passive to dominant.         BPG       Short-circuiting to GND detected at LAN bus(+) side.**         B                                                                                        |       | Received next message before host CPU completed receive message processing.                                                                        |
| FORM       Received abnormal format message:         (1) Received "SOF" during message receive.       (2) Detected "EOD" or "EOF" at location other than byte boundary.         INV       Received signal in undefined bit format.         IFS       Another node started transmission during IFS. Even when IFS flag is set, if the receive frame is normal, receive operation is executed.         BUSY       Lost in contention for all specified number of retransmissions.         NOACK       Received no response for all specified number of retransmissions.         NRSP       Type 3 IFR request message was received, but return data was not in response register (not in transmission standby status).         BRK       Received break signal.         RSP       Received message normally.         RCV       Received message normally.         Message transmission ended normally.       If a response is not sent normally even though a response request was sent, the interrupt in TR flag does not occur.         PAR*       Receive data parity error was detected during UART communication with CPU.         WAKR       MSM6636: Wake-up occurred during sleep due to change of RXD terminal state.         WAKD       Wake-up occurred during sleep due to change of CS terminal state.         WAKD       Wake-up occurred during sleep due to change of CS terminal state.         WAKD       Wake-up occurred during sleep due to change of CS terminal state.         BPG                                                                               | OVER  | (Overrun error)                                                                                                                                    |
| FORM       (1) Received "SOF" during message receive.         (2) Detected "EOD" or "EOF" at location other than byte boundary.         INV       Received signal in undefined bit format.         IFS       Another node started transmission during IFS. Even when IFS flag is set, if the receive frame is normal, receive operation is executed.         BUSY       Lost in contention for all specified number of retransmissions.         NOACK       Received no response for all specified number of retransmissions.         NACK       Received no response for all specified number of retransmissions.         NRSP       Type 3 IFR request message was received, but return data was not in response register (not in transmission standby status).         BRK       Received break signal.         RSP       Received message normally.         RCV       Received message normally.         Message transmission ended normally.       If a response is not sent normally even though a response request was sent, the interrupt in TR flag does not occur.         PAR*       Receive data parity error was detected during UART communication with CPU.         WAKR       MSM6636:       Wake-up occurred during sleep due to change of CS terminal state.         WAKD       Wake-up occurred during sleep due to change of CS terminal state.         WAKD       Wake-up occurred during sleep due to change of CS terminal state.         WAKD       Wake-up occurred during sl                                                                                | CRC   | Error was detected during CRC check.                                                                                                               |
| (2) Detected "EOD" or "EOF" at location other than byte boundary.         INV       Received signal in undefined bit format.         IFS       Another node started transmission during IFS. Even when IFS flag is set, if the receive frame is normal, receive operation is executed.         BUSY       Lost in contention for all specified number of retransmissions.         NOACK       Received no response for all specified number of retransmissions.         NRSP       Type 3 IFR request message was received, but return data was not in response register (not in transmission standby status).         BRK       Received break signal.         RSP       Received response normally.         RCV       Received message normally.         MR       Message transmission ended normally.         If a response is not sent normally even though a response request was sent, the interrupt in TR flag does not occur.         PAR*       Receive data parity error was detected during UART communication with CPU.         WAKR       MSM6636: Wake-up occurred during sleep due to change of RXD terminal state.         WAKD       Wake-up occurred during sleep due to change of LAN bus status from passive to dominant.         BPG       Short-circuiting to GND detected at LAN bus(+) side.**         BNG       Short-circuiting to GND detected at LAN bus(-) side.**                                                                                                                                                                                       |       | Received abnormal format message:                                                                                                                  |
| INV         Received signal in undefined bit format.           IFS         Another node started transmission during IFS. Even when IFS flag is set, if the receive frame is normal, receive operation is executed.           BUSY         Lost in contention for all specified number of retransmissions.           NOACK         Received no response for all specified number of retransmissions.           NRSP         Type 3 IFR request message was received, but return data was not in response register (not in transmission standby status).           BRK         Received break signal.           RSP         Received response normally.           RCV         Received message normally.           MR         Message transmission ended normally.           If a response is not sent normally even though a response request was sent, the interrupt in TR flag does not occur.           PAR*         Receive data parity error was detected during UART communication with CPU.           WAKR         MSM6636: Wake-up occurred during sleep due to change of RXD terminal state.           WAKD         Wake-up occurred during sleep due to change of GS terminal state.           WAKD         Wake-up occurred during sleep due to change of LAN bus status from passive to dominant.           BPG         Short-circuiting to V <sub>DD</sub> detected at LAN bus(+) side.**           BNG         Short-circuiting to GND detected at LAN bus(-) side.**                                                                                                    | FORM  | (1) Received "SOF" during message receive.                                                                                                         |
| IFS       Another node started transmission during IFS. Even when IFS flag is set, if the receive frame is normal, receive operation is executed.         BUSY       Lost in contention for all specified number of retransmissions.         NOACK       Received no response for all specified number of retransmissions.         NRSP       Type 3 IFR request message was received, but return data was not in response register (not in transmission standby status).         BRK       Received break signal.         RSP       Received response normally.         RCV       Received message normally.         McV       Received message normally.         MRSP       If a response is not sent normally even though a response request was sent, the interrupt in TR flag does not occur.         PAR*       Receive data parity error was detected during UART communication with CPU.         WAKR       MSM6636:       Wake-up occurred during sleep due to change of CS terminal state.         WAKD       Wake-up occurred during sleep due to change of CS terminal state.         WAKD       Short-circuiting to GND detected at LAN bus(+) side.**         BPV       Short-circuiting to GND detected at LAN bus(-) side.**         BNG       Short-circuiting to GND detected at LAN bus(-) side.**                                                                                                                                                                                                                                                                 |       | (2) Detected "EOD" or "EOF" at location other than byte boundary.                                                                                  |
| IFS       normal, receive operation is executed.         BUSY       Lost in contention for all specified number of retransmissions.         NOACK       Received no response for all specified number of retransmissions.         NRSP       Type 3 IFR request message was received, but return data was not in response register (not in transmission standby status).         BRK       Received break signal.         RSP       Received response normally.         RCV       Received message normally.         RCV       Received message normally.         If a response is not sent normally even though a response request was sent, the interrupt in TR flag does not occur.         PAR*       Receive data parity error was detected during UART communication with CPU.         WAKR       MSM6636: Wake-up occurred during sleep due to change of RXD terminal state.         WAKD       Wake-up occurred during sleep due to change of IAN bus status from passive to dominant.         BPG       Short-circuiting to GND detected at LAN bus(+) side.**         BNG       Short-circuiting to GND detected at LAN bus(-) side.**                                                                                                                                                                                                                                                                                                                                                                                                                                      | INV   | Received signal in undefined bit format.                                                                                                           |
| NOACK       Received no response for all specified number of retransmissions.         NRSP       Type 3 IFR request message was received, but return data was not in response register (not in transmission standby status).         BRK       Received break signal.         RSP       Received response normally.         RCV       Received message normally.         Message transmission ended normally.         If a response is not sent normally even though a response request was sent, the interrupt in TR flag does not occur.         PAR*       Receive data parity error was detected during UART communication with CPU.         WAKR       MSM6636:       Wake-up occurred during sleep due to change of RXD terminal state.         WAKD       Wake-up occurred during sleep due to change of LAN bus status from passive to dominant.         BPG       Short-circuiting to V <sub>DD</sub> detected at LAN bus(+) side.**         BNG       Short-circuiting to GND detected at LAN bus(-) side.**                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | IFS   | Another node started transmission during IFS. Even when IFS flag is set, if the receive frame is normal, receive operation is executed.            |
| NRSP         Type 3 IFR request message was received, but return data was not in response register (not in transmission standby status).           BRK         Received break signal.           RSP         Received response normally.           RCV         Received message normally.           Message transmission ended normally.         Message transmission ended normally.           TR         If a response is not sent normally even though a response request was sent, the interrupt in TR flag does not occur.           PAR*         Receive data parity error was detected during UART communication with CPU.           WAKR         MSM6636:         Wake-up occurred during sleep due to change of RXD terminal state.           WAKD         Wake-up occurred during sleep due to change of CS terminal state.           WAKD         Wake-up occurred during sleep due to change of LAN bus status from passive to dominant.           BPG         Short-circuiting to V <sub>DD</sub> detected at LAN bus(+) side.**           BNG         Short-circuiting to GND detected at LAN bus(-) side.**                                                                                                                                                                                                                                                                                                                                                                                                                                                             | BUSY  | Lost in contention for all specified number of retransmissions.                                                                                    |
| INKSP       transmission standby status).         BRK       Received break signal.         RSP       Received response normally.         RCV       Received message normally.         Message transmission ended normally.         TR       Message transmission ended normally.         If a response is not sent normally even though a response request was sent, the interrupt in TR flag does not occur.         PAR*       Receive data parity error was detected during UART communication with CPU.         WAKR       MSM6636:       Wake-up occurred during sleep due to change of RXD terminal state.         WAKD       Wake-up occurred during sleep due to change of $\overline{CS}$ terminal state.         WAKD       Wake-up occurred during sleep due to change of $\overline{CS}$ terminal state.         BPG       Short-circuiting to GND detected at LAN bus(+) side.**         BNG       Short-circuiting to GND detected at LAN bus(-) side.**                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | NOACK | Received no response for all specified number of retransmissions.                                                                                  |
| RSP       Received response normally.         RCV       Received message normally.         Message transmission ended normally.       Message transmission ended normally.         TR       If a response is not sent normally even though a response request was sent, the interrupt in TR flag does not occur.         PAR*       Receive data parity error was detected during UART communication with CPU.         WAKR       MSM6636:       Wake-up occurred during sleep due to change of RXD terminal state.         WAKD       Wake-up occurred during sleep due to change of CS terminal state.         WAKD       Wake-up occurred during sleep due to change of CS terminal state.         BPG       Short-circuiting to GND detected at LAN bus(+) side.**         BNG       Short-circuiting to GND detected at LAN bus(-) side.**                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | NRSP  |                                                                                                                                                    |
| RCV       Received message normally.         TR       Message transmission ended normally.         If a response is not sent normally even though a response request was sent, the interrupt in TR flag does not occur.         PAR*       Receive data parity error was detected during UART communication with CPU.         WAKR       MSM6636:       Wake-up occurred during sleep due to change of RXD terminal state.         WAKR       MSM6636B:       Wake-up occurred during sleep due to change of CS terminal state.         WAKD       Wake-up occurred during sleep due to change of LAN bus status from passive to dominant.         BPG       Short-circuiting to GND detected at LAN bus(+) side.**         BNG       Short-circuiting to GND detected at LAN bus(-) side.**                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | BRK   | Received break signal.                                                                                                                             |
| TR       Message transmission ended normally.         If a response is not sent normally even though a response request was sent, the interrupt in TR flag does not occur.         PAR*       Receive data parity error was detected during UART communication with CPU.         WAKR       MSM6636:       Wake-up occurred during sleep due to change of RXD terminal state.         WAKR       MSM6636B:       Wake-up occurred during sleep due to change of CS terminal state.         WAKD       Wake-up occurred during sleep due to change of LAN bus status from passive to dominant.         BPG       Short-circuiting to GND detected at LAN bus(+) side.**         BNG       Short-circuiting to GND detected at LAN bus(-) side.**                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | RSP   | Received response normally.                                                                                                                        |
| TR       If a response is not sent normally even though a response request was sent, the interrupt in TR flag does not occur.         PAR*       Receive data parity error was detected during UART communication with CPU.         WAKR       MSM6636: Wake-up occurred during sleep due to change of RXD terminal state.         WAKR       MSM6636B: Wake-up occurred during sleep due to change of CS terminal state.         WAKD       Wake-up occurred during sleep due to change of CS terminal state.         WAKD       Wake-up occurred during sleep due to change of LAN bus status from passive to dominant.         BPG       Short-circuiting to GND detected at LAN bus(+) side.**         BNG       Short-circuiting to GND detected at LAN bus(-) side.**                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | RCV   | Received message normally.                                                                                                                         |
| PAR*       Receive data parity error was detected during UART communication with CPU.         WAKR       MSM6636:       Wake-up occurred during sleep due to change of RXD terminal state.         WAKR       MSM6636B:       Wake-up occurred during sleep due to change of CS terminal state.         WAKD       Wake-up occurred during sleep due to change of LAN bus status from passive to dominant.         BPG       Short-circuiting to GND detected at LAN bus(+) side.**         BNG       Short-circuiting to GND detected at LAN bus(-) side.**                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |       | Message transmission ended normally.                                                                                                               |
| WAKR       MSM6636:       Wake-up occurred during sleep due to change of RXD terminal state.         MSM6636B:       Wake-up occurred during sleep due to change of $\overline{CS}$ terminal state.         WAKD       Wake-up occurred during sleep due to change of LAN bus status from passive to dominant.         BPG       Short-circuiting to GND detected at LAN bus(+) side.**         BPV       Short-circuiting to $V_{DD}$ detected at LAN bus(+) side.**         BNG       Short-circuiting to GND detected at LAN bus(-) side.**                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | TR    | If a response is not sent normally even though a response request was sent, the interrupt in TR flag does not occur.                               |
| WAKR       MSM6636B: Wake-up occurred during sleep due to change of $\overline{\text{CS}}$ terminal state.         WAKD       Wake-up occurred during sleep due to change of LAN bus status from passive to dominant.         BPG       Short-circuiting to GND detected at LAN bus(+) side.**         BPV       Short-circuiting to V <sub>DD</sub> detected at LAN bus(+) side.**         BNG       Short-circuiting to GND detected at LAN bus(-) side.**                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | PAR*  | Receive data parity error was detected during UART communication with CPU.                                                                         |
| MSM6636B: Wake-up occurred during sleep due to change of CS terminal state.         WAKD       Wake-up occurred during sleep due to change of LAN bus status from passive to dominant.         BPG       Short-circuiting to GND detected at LAN bus(+) side.**         BPV       Short-circuiting to V <sub>DD</sub> detected at LAN bus(+) side.**         BNG       Short-circuiting to GND detected at LAN bus(-) side.**                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       | MSM6636: Wake-up occurred during sleep due to change of RXD terminal state.                                                                        |
| BPG       Short-circuiting to GND detected at LAN bus(+) side.**         BPV       Short-circuiting to V <sub>DD</sub> detected at LAN bus(+) side.**         BNG       Short-circuiting to GND detected at LAN bus(-) side.**                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | WAKK  | MSM6636B: Wake-up occurred during sleep due to change of $\overline{CS}$ terminal state.                                                           |
| BPV       Short-circuiting to V <sub>DD</sub> detected at LAN bus(+) side.**         BNG       Short-circuiting to GND detected at LAN bus(-) side.**                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | WAKD  | Wake-up occurred during sleep due to change of LAN bus status from passive to dominant.                                                            |
| BNG Short-circuiting to GND detected at LAN bus(-) side.**                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | BPG   | Short-circuiting to GND detected at LAN bus(+) side.**                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | BPV   | Short-circuiting to V <sub>DD</sub> detected at LAN bus(+) side.**                                                                                 |
| BNV Short-circuiting to V <sub>DD</sub> detected at LAN bus(–) side.**                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | BNG   | Short-circuiting to GND detected at LAN bus(-) side.**                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | BNV   | Short-circuiting to V <sub>DD</sub> detected at LAN bus(–) side.**                                                                                 |

#### [INTERRUPT CAUSE DETAILS]

\* Only applies to the MSM6636.

\*\* For details, see Section 5.10, "Fault Tolerant Functions."

#### 3.8 Interrupt Enable Flag (IE)



• Flags related to message abnormality etc.

|    | MSB  |       |      |   |     |     |     | LSB |
|----|------|-------|------|---|-----|-----|-----|-----|
| 26 | BUSY | NOACK | NRSP | _ | BRK | RSP | RCV | TR  |

• Flags related to message transmit/receive status etc.

|    | MSB  |      |      |     |     |     | LSB |  |
|----|------|------|------|-----|-----|-----|-----|--|
| 27 | PAR* | WAKR | WAKD | BPG | BPV | BNG | BNV |  |

\* In MSM6636B, this bit is "—".

Flags related to LAN bus line etc.
 An IE enables interrupt for each cause when set to "1".
 All bits are automatically set to "0" at reset.
 Write is possible even for the bits to which a flag is not allocated, but no interrupt will be generated.

#### 3.9 Sleep Command Register

|    | MSB |    |    |    |    |    | LSB |    |               |  |
|----|-----|----|----|----|----|----|-----|----|---------------|--|
| 28 | S7  | S6 | S5 | S4 | S3 | S2 | S1  | S0 | Sleep Command |  |

♦ The MSM6636/6636B enter sleep status by writing "AAH" to register 28H. However, if the MSM6636/6636B are processing a transfer, they will enter sleep status after completing processing and after detecting IDLE bus status. In sleep status, oscillation stops and the MSM6636/6636B will be in output passive status. After entering sleep status, the value of register 28H is automatically set to "00H".

The value is automatically set to "00H" at reset. Sleep status has a low supply current mode that stops the oscillator circuit. Do not make the device enter sleep status during message transmission.

- Wake-up conditions include:
  - 1) LAN bus status changes from passive to dominant.
  - 2) MSM6636: RXD terminal of CPU interface terminals changes.
    - MSM6636B: Falling edge of  $\overline{CS}$  terminal

When detecting these conditions 1) and 2), the MSM6636/6636B enable oscillation circuit operation, and at the same time notify WAKE-UP completion to the CPU by sending an  $\overline{INT}$  output (in the case of WAKE-UP interrupt enable). Even if an abnormality occurs at one LAN bus (V<sub>DD</sub>, short-circuit to GND or OPEN), the MSM6636/6636B detect the change to dominant and WAKE-UP occurs if the other bus is normal.

- Notes: 1. In the case of wake-up using ceramic oscillator, the CPU interface cannot be used unless the specified oscillation stabilization time has elapsed. Start access to the MSM6636/6636B considering the above time in an INT processing routine.
  - 2. When an oscillator is used and the wake-up request has been received through LAN bus, the interrupt flags except the WAKD interrupt flag may be set while the oscillation is unstable. Be sure to ignore and clear all these flags after the oscillation has reached a stable point.

#### 3.10 Break Command Register

|    | MSB |    |    |    |    |    |    | LSB |                      |
|----|-----|----|----|----|----|----|----|-----|----------------------|
| 29 | B7  | B6 | B5 | B4 | B3 | B2 | B1 | B0  | BRK Transmit Command |

• BRK is transmitted by writing "55H" to register 29H. However, if the LAN bus is in communication, a BRK transmission starts when the end of a PWM bit format is detected in the frame during communication.

A LAN bus can be set to idle status before the completing of a frame during communication by a BRK transmission.

The value of register 29H is automatically set to "00H" after a BRK transmission and at reset.

For details, see Section 5.9, "Break Function" (page 5-4).

#### 3.11 Mode Setting Register

|     | MSB |    |    |     |     |     |    | LSB |                       |
|-----|-----|----|----|-----|-----|-----|----|-----|-----------------------|
| 2 A | D2  | D1 | D0 | PB0 | NB0 | NAK | N1 | N0  | Mode Setting Register |

• Setting division ratio of source oscillation (D2 to D0)

The internal selectable frequency divider will realize J1850 specified transmission speed from various source oscillation such as CPU clock out or other oscillator.

Set the division ratio according to the source oscillation for use by referring to the table below.

D2, D1 and D0 = 1, 1, 1 are used for bus monitor. For details, see Section 8, "Bus Monitor Function."

| Source Oscillation | Division Ratio | D2 | D1 | D0 |
|--------------------|----------------|----|----|----|
| 4 MHz              | 1/4            | 0  | 0  | 0  |
| 5 MHz              | 1/5            | 0  | 0  | 1  |
| 8 MHz              | 1/8            | 0  | 1  | 0  |
| 10 MHz             | 1/10           | 0  | 1  | 1  |
| 12 MHz             | 1/12           | 1  | 0  | 0  |
| 16 MHz             | 1/16           | 1  | 0  | 1  |
| 2 MHz              | 1/2            | 1  | 1  | 0  |

• Selecting NAK return yes/no (NAK)

This bit selects whether NAK register contents should be sent as a response or not when the MSM6636/6636B is not in response standby status and receives a response request in IFR type 3.

- 0: Do not return NAK register value 1: Return NAK register value
- Setting automatic retransmission function (N1, N0)

(N1) Selecting the function of retransmission in the case of non-ACK

0: Retransmission twice 1: No retransmission

This is a function that automatically retransmits when a response is not returned even though an IFR request was sent.

(N0) Selecting the function of retransmission in the case of being lost contention.

0: Retransmission twice 1: No retransmission

This is a function that automatically retransmits when lost in contention during simultaneous transmission.

• LAN BUS output disable (PB0, NB0)

When an abnormality occurs on LAN BUS, its output (external driving) can be disabled.

- (PB0) 0: LAN BUS(+) output is enabled. However, when an abnormality is detected on LAN BUS(+), it is automatically disabled and when it becomes bus idle status, it is automatically enabled.
  - 1: LAN BUS(+) output is disabled regardless of the detection of LAN BUS(+) abnormality. It is recommended that this setting be made after checking that interrupt request flags BPG and BPV are set. With PB0 set to "1", the interrupt request flag BPG is always set during message transmission.
- (NB0)0: LAN BUS(-) output is enabled. However, when an abnormality is detected on LAN BUS(-), it is automatically disabled and when it becomes bus idle status, it is automatically enabled.
  - 1: LAN BUS(-) output is disabled regardless of the detection of LAN BUS(-) abnormality. It is recommended that this setting be made after checking that interrupt request flags BNG and BNV are set. With NB0 set to "1", the interrupt request flag BNV is always set during message transmission.

#### 3.12 Physical Address Register



• Set the physical address (ID) of each node.

#### 3.13 Functional Address Register



• In the case of communication by functional addressing, 15 types of address values in the above register are automatically filtered in sequence.

Even if 15 types are not used for functional addressing, all 15 bytes are filtered. Therefore set the functional address value in all address areas from the host CPU during initial setting.

(For example, write the same functional address value in unnecessary address areas.)

### 3.14 NAK Register

|     | MSB |     |     |     |     |     |     | LSB |              |  |  |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|--------------|--|--|
| 3 B | NA7 | NA6 | NA5 | NA4 | NA3 | NA2 | NA1 | NA0 | NAK Register |  |  |

• When data with CRC is returned as IFR in IFR type 3, and when data was not set at the response register before response timing, that is, when data is not in transmission standby status because the write of response data has not been completed, data of the NAK register is returned with CRC added.

If the NAK return function is used, set the 3rd bit "NAK" of the mode setting register to "1".

Chapter 4

## **CPU INTERFACES**

## 4. CPU INTERFACES

#### 4.1 MSM6636

Access to each internal register can be selected from 4 types of serial interfaces. Data length is fixed to 8 bits (LSB first). Clock synchronous or UART can be selected and each has 2 types of modes: normal mode, to decide whether it is address value receive or data value receive according to the A-D pin status, and MPC mode, to decide address/data by MPC bit following 8 bit data. When UART mode is selected, even parity addition yes/no can be selected by the SCLK/PAE pin.

Type selection is set by the U-C pin and the M-N pin, and is determined by the sampling result of the status of both pins immediately after clearing RESET.

If a communication type change is required, be certain to perform RESET processing.

- (1) Clock synchronous serial: Normal mode : 8-bit data
  - MPC mode : 8-bit data + MPC bit

(1: address / 0: data select bit)

 (2) UART (start-stop synchronization system) Normal mode : 1 start bit + 8-bit data + (parity) + 1 stop bit MPC mode : 1 start bit + 8-bit data + MPC bit + (parity) + 1 stop bit

Selection of CPU interface type

| Туре        | UA       | RT          | Clock Synchronous Serial |             |  |  |
|-------------|----------|-------------|--------------------------|-------------|--|--|
| Pin Process | MPC Mode | Normal Mode | MPC Mode                 | Normal Mode |  |  |
| U-C Pin     | l        | _           | ŀ                        | 4           |  |  |
| M-N Pin     | L        | Н           | L                        | Н           |  |  |

- 4.1.1 Clock Synchronous Serial Interface
  - Normal Mode

[PIN CONNECTION]



A-D pin input selects whether serial bus data is address or data information. (For control purposes, connect CPU general purpose port (Pxx) output to A-D pin.) Supply serial clock for both transmit and receive to CPU. (CPU: master / MSM6636: slave communication)

#### [WRITE PROCEDURE]

Send the address of the write target register and communication type first, then send the write data. Since address values are automatically incremented, it may be quicker to write to the registers that have consecutive addresses.

- 1. Set "1" to the A-D pin to send the write destination address and the communication type.
- 2. Synchronize 8 bits of the register write code, M1,  $M0 = 0^{\circ}$ , 1", and the write destination address values "A5 to A0", to SCLK with LSB first, then send it to RXD input.
- 3. The data input to RXD is sampled at the rising edge of SCLK.
- 4. Set "0" to the A-D pin to send write data.
- 5. Synchronize 8 bits of write data to the SCLK clock with LSB first, then send it to RXD input.
- 6. Auto increment of the write destination address values occurs after each data write. (This makes continuous data writing quicker, by eliminating some address selections.)

#### [READ PROCEDURE]

Send the address of the read target register and the communication type first, then receive the read data. Since address values are automatically incremented, it is speedy to read data of the registers that have consecutive addresses.

- 1. Set "1" to the A-D pin to send the read destination address and the communication type.
- 2. Synchronize 8 bits of the register read code, M1, M0 = "1, 0", and the read destination address values "A5 to A0" to SCLK with LSB first, then send it to RXD input.
- 3. Data input to RXD is sampled at the rising edge of SCLK.
- 4. 8 bits of read data is sent from TXD output, synchronizing to SCLK with LSB first. Sample the read data at the rise of SCLK at the CPU side. (In MSM6636, data transmit and receive are simultaneous, so in the case of continuous read, set the RXD pin to "H" or " L".)
- 5. Automatic increment of read destination address values operate every time one data reading ends. (This makes continuous data reading possible.)

#### [COMMUNICATION TYPE AND COMMUNICATION ADDRESS]

| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|----|----|----|----|----|----|----|----|
| M1 | MO | A5 | A4 | A3 | A2 | A1 | A0 |

High-order 2 bits (communication type) 01: WR Register 10: RD Register Low-order 6 bits (communication address) Write destination address Read destination address



- Notes: (1) In the MSM6636, data is actually sampled at the A-D pin at the rise of the final SCLK of 1 frame to determine whether data is address information or data itself. Set up the A-D pin before the final SCLK input.
  - (2) In the MSM6636, "D0" is output to the TXD pin when setting transmit data to the transmit register is completed. "D1" and later data are output synchronizing to the rise of SCLK. For details, see Section 7.4, "AC Characteristics".
  - (3) In the MSM6636, RXD data is sampled at the rise of SCLK.

MPC Mode ٠

[PIN CONNECTION]



In MPC mode, an MPC bit is added after the MSB bit (D7) of serial data, indicating that this 8 bit data is address information if MPC = "1", and that it is data itself if MPC = "0". Therefore, unlike normal mode, A-D pin control is unnecessary. (Connect the A-D pin to  $V_{DD}$  or GND.) Except for adding an MPC bit to the serial data, everything, including timing, is the same as in the normal

mode.





- 4.1.2 UART Interface (Start-Stop Synchronization System)
  - Normal Mode

[PIN CONNECTION]



A-D pin input selects whether serial bus data is address or data information. (For control purposes, connect the A-D pin to the general purpose port (Pxx) output, etc. of the CPU.) In UART, transmit/receive is controlled by a <u>shift clock with a 1/64 source oscillation frequency.</u> If UART is used, set the baud rate at the CPU side.

[Example] If the source oscillation is 4 MHz, the transmission speed is 4 MHz/64 = 62.5 kbps.

SCLK/PAE pin = "H" selects parity yes, "L" selects parity no. This is determined by the pin status immediately after RESET. When changing a setting, be certain to reset, since setting cannot be changed during communication. (Parity is even parity.)

#### [WRITE PROCEDURE]

Send the address of the write target register and the communication type first, then send the write data. Since address values are automatically incremented, it may be quicker to write data to registers that have consecutive addresses.

An example of a parity yes condition follows.

- 1. Set "1" to the A-D pin to send the write destination address and the communication type.
- 2. Send start bit "0" and 8 bits of register write code M1, M0 = "0, 1", and write destination address values "A5 to A0" to RXD input with LSB first. When sending, add even parity (when parity yes is selected) and stop bit "1" after the MSB bit.
- 3. After detecting the edge of start bit "0", the MSM6636 generates a shift clock synchronizing data and samples data in the sequence of input to RXD.
- 4. Set "0" to the A-D pin to send write data.
- 5. Send the start bit, 8 bits of write data (LSB first), the parity bit and the stop bit to RXD input in this order.
- 6. Auto increment of write destination address values occurs after each data write. (This makes continuous data writing quicker by eliminating some address selections.)

#### [READ PROCEDURE]

Send the address of the read target register and the read communication type set value "10". The MSM6636 automatically sends the specified read target data after a specified time.<sup>\*1</sup> The address auto-increment function does not operate when reading in UART mode. When reading from the MSM6636, address setting is required for each data item.

- 1. Set "1" to the A-D pin to send the read destination address and the communication type.
- 2. Send start bit "0" and 8 bits of register read code M1, M0 = "1, 0", and read destination responder address values "A5 to A0" to RXD input with LSB first. When sending, add even parity (when parity yes is selected) and stop bit "1" after the MSB bit.
- 3. After detecting the edge of start bit "0", the MSM6636 generates a shift clock synchronizing data and samples data in the sequence of input to RXD.
- 4. Read target data is sent from TXD output in the sequence of start bit, 8 bits of read data (LSB first), parity bit and stop bit, after a specified time.<sup>\*1</sup> Receive in UART at the CPU side with the same baud rate.
- \*1: The interval time from when the read request in UART came from the CPU to when data transmit starts takes 56 clocks of source oscillation.

#### [COMMUNICATION TYPE AND COMMUNICATION ADDRESS]



High-order 2 bits (communication type) 01: WR Register 10: RD Register Low-order 6 bits (communication address) Write destination address Read destination address



P: Even parity

♦ MPC Mode





In MPC mode, an MPC bit is added between the MSB bit (D7) of serial data and the parity bit (P), indicating that this 8 bit data is address information if MPC = "1", and that it is data itself if MPC = "0". Therefore, unlike normal mode, A-D pin control is unnecessary. (Connect the A-D pin to GND.)

Except for an MPC bit that is added to serial data, everything, including timing, is the same as in normal mode.

In UART, transmit/receive is controlled by the shift clock with a 1/64 source oscillation frequency. If UART is used, set the baud rate at the CPU side.

SCLK/PAE pin: "H" selects parity yes, "L" selects parity no.



Note: If an abnormality occurs at the host CPU serial interface part (missing bit, synchronization shift, etc.), reset the MSM6636 from the CPU to initialize the interface circuit, then start communication again. Even if the MSM6636 is reset, an internal register like a physical address is not initialized, therefore resetting is unnecessary. (See Status at Reset in "Internal Register Details" (page 3-1).)

Normal/abnormal of the host CPU interface part can be evaluated by sending an RD request for the physical address value and checking whether the set physical address value can be correctly read.

#### 4.2 MSM6636B

The internal registers can be accessed through parallel interface. This facilitates interfacing with a microcontroller that has an address multiplex type bus port.

#### 4.2.1 Parallel Interface

The internal registers can be accessed through parallel interface by applying a "L" level to the  $\overline{CS}$  pin. After a "L" level is applied to the  $\overline{CS}$  pin, be sure to make address settings before reading or writing data. Parallel interface allows the internal registers to be accessed asynchronously with the internal clock.

While accessing through the parallel interface, avoid device operation where a "L" level is applied to the  $\overline{WR}$  and  $\overline{RD}$  pins simultaneously or the case that both of them are at a "L" level at the same time.

Applying a "H" level to the  $\overline{\text{CS}}$  pin disables access though parallel interface. In this case, pins  $\overline{\text{WR}}$ ,  $\overline{\text{RD}}$ , ALE, and AD0 to AD7 will be set to high impedance input.

#### [PIN CONNECTION]



J1850 Bus

#### [WRITE PROCEDURE 1]

- 1. Apply a "L" level to the  $\overline{CS}$  pin to enable parallel interface.
- 2. Apply a "H" level to the ALE pin.
- 3. Set address values to the AD0 to AD7 pins.
- 4. Apply a "L" level to the ALE pin. (Set up the addresses at the fall of ALE.)
- 5. Apply a "L" level to the  $\overline{WR}$  pin.
- 6. Input date to the AD0 to AD7 pins.
- 7. Apply a "H" level to the  $\overline{WR}$  pin to write data. (Data writing ends at the rise of  $\overline{WR}$ .)
- 8. Apply a "H" level to the  $\overline{CS}$  pin to terminate the use of parallel interface.



#### Figure 4.1 Write Timing

#### [READ PROCEDURE 1]

- 1. Apply a "L" level to the  $\overline{CS}$  pin to enable parallel interface.
- 2. Apply a "H" level to the ALE pin.
- 3. Set address values to the AD0 to AD7 pins.
- 4. Apply a "L" level to the ALE pin. (Set up the addresses at the fall of ALE.)
- 5. Apply a "L" level to the  $\overline{RD}$  pin to read data. (Data reading starts at the fall of  $\overline{RD}$ .)
- 6. Apply a "H" level to the  $\overline{RD}$  pin to end reading. (Data reading ends at the rise of  $\overline{RD}$ .)
- 7. Apply a "H" level to the  $\overline{CS}$  pin to terminate the use of parallel interface.





#### [WRITE PROCEDURE 2]

Once address values have been set, they will be automatically incremented after each data write. It is therefore quicker to write to the registers consecutively.

- 1. Apply a "L" level to the  $\overline{CS}$  pin to enable parallel interface.
- 2. Apply a "H" level to the ALE pin.
- 3. Set address values to the AD0 to AD7 pins.
- 4. Apply a "L" level to the ALE pin. (Set up the addresses at the fall of ALE.)
- 5. Apply a "L" level to the  $\overline{WR}$  pin.
- 6. Input data though the AD0 to AD7 pins.
- 7. Apply a "H" level to the  $\overline{WR}$  pin to write data. (Data writing ends at the rise of  $\overline{WR}$ .)
- 8. To write data to the areas with consecutive addresses, repeat steps 5 to 7.
- 9. Apply a "H" level to the  $\overline{CS}$  pin to terminate the use of parallel interface.



Figure 4.3 Write Timing

#### [READ PROCEDURE 2]

Once address values have been set, they will be automatically incremented after each data write. It is therefore quicker to write to the registers consecutively.

- 1. Apply a "L" level to the  $\overline{CS}$  pin to enable parallel interface.
- 2. Apply a "H" level to the ALE pin.
- 3. Set address values to the AD0 to AD7 pins.
- 4. Apply a "L" level to the ALE pin. (Set up the addresses at the fall of ALE.)
- 5. Apply a "L" level to the  $\overline{RD}$  pin to read data. (Data reading starts at the fall of  $\overline{RD}$ .)
- 6. Apply a "H" level to the  $\overline{RD}$  pin to end reading. (Data reading ends at the rise of  $\overline{RD}$ .)
- 7. To read data from the areas with consecutive addresses, repeat steps 5 to 6.
- 8. Apply a "H" level to the  $\overline{CS}$  pin to terminate the use of the parallel interface.



#### Figure 4.4 Read Timing

Chapter 5

# **FUNCTION DETAILS**

# **5. FUNCTION DETAILS**

#### 5.1 Arbitration Function

Multiple nodes are connected to the LAN bus, so if multiple nodes start to transmit at the same time, the MSM6636/6636B perform nondestructive collision detection, and control priority using the arbitration function. Only the node transmitting a message that has the highest priority can complete a transmission. Priority is set so that the node outputting in dominant status is higher than the node outputting in passive status. The MSM6636/6636B constantly monitor the LAN bus status, even during transmission, comparing the output data of local nodes and the LAN bus status. If a local node is in passive status output, but the dominant status is detected on the LAN bus, the MSM6636/6636B judge this as a collision, and immediately stop output.

This is how bus arbitration is performed.



### 5.2 Address Filter Function

The MSM6636/6636B have physical addresses that are unique to each node, and functional addresses that are set for each functional block. Based on these address values, the address filter function automatically judges whether data on the LAN bus becomes the receive target.

Set the physical address value to each node and set the functional address value for each functional block (15 types can be set) from the host CPU side.

The MSM6636/6636B select either a physical address or functional address by the physical address/functional address decision bit (Y) in a receive message, and execute collating with each address value of the internal register. If the same address is detected, the MSM6636/6636B judge this as a message to their own node, and enter receive operation. Otherwise the MSM6636/6636B do not receive the message in that frame.





Note: The values of functional address registers (2CH to 3AH) are undefined at reset. Filtering is executed to the entire #1 to #15 area, therefore be certain to set address values to the entire area, even if not all the 15 types are used. In this case, set the same functional address values or invalid address values to areas not used.

### 5.3 Automatic Retransmission Function

When a message cannot be transmitted because of being lost in contention (when BUSY flag is set) or communication errors (when ABN, D-P, FORM, or INV flag is set), and when a response is not normally returned even if an in-frame response request is sent (when OVER, CRC, INV, FORM, ABN, or LEN flag is set), automatic retransmission is possible.

Automatic retransmission can be set for contention loss time and for non-ACK time independently by setting the "N1, N0" bits of the mode setting register.

For example, if transmission was not possible when "retransmission twice" was selected, this means that the transmit operations were repeated a total of 3 times. When "no retransmission" was selected, if transmission was not possible in the first transmission attempt, it notifies the CPU that transmission was not possible.



## 5.4 CPU Interrupt Function

When transmit/receive is completed, or when various errors occur, an interrupt can be requested to the host CPU by INT output (low active). Also interrupt enable/disable can be set for each interrupt cause.

The host CPU can clear an interrupt request ( $\overline{INT}$  output = "H") by writing "0" to the corresponding bit of an interrupt request flag in an interrupt process routine.

However, the flag is not set by writing "1" in the interrupt request flag, but the previous state is held. Therefore, other interrupts can be received during clearing operation by writing "0" to only the corresponding bits of the causes to be cleared and "1" to other bits.

An interrupt request is cleared when all bits set to interrupt enable status are cleared. (See below.)



## 5.5 Receive Message Length Error Detection Function

When a message length exceeds 12 bytes, only the transmission and reception nodes of the message set an interrupt request flag LEN. And then a reception message or reception response is not stored in reception register. The message transmission or response transmission continues even if this flag is set.

### 5.6 Local-Station Bus Driver Abnormal Detection Function

If a passive status is received although a dominant status was output on LAN bus, an interrupt request flag D-P is set and this function notifies that the local-station bus driver is abnormal. In addition, the message transmission or response transmission is discontinued at once.

### 5.7 Communication Check Function between Specific Nodes

This function checks whether communication between specific nodes was normal or not by sending the response type (K, Y, Z1, Z0) = (0, 1, 0, 0) (physical address & IFR type 1) messages.

The specific node that normally received the message of the abovementioned response type sends back the physical address (ID) of the local-station as an in-frame response. The node that sent the message does not store this returned response in a reception register, and an interrupt request flag TR is set only when the value of a sent remote reception address was coincident with that of a received response. At this time, an interrupt request flag RSP is not set. Therefore, whether the communication is normal or not can be judged by checking only the TR flag, which helps reduce the software load. Also, the setting of a read completion command (address 21H) is not required, because the response received at this time is not stored in the reception register.

## 5.8 Communication Check Function between Multiple Nodes

This function checks whether communication between multiple nodes with their respective functional addresses was normally made or not by sending messages with response type (K, Y, Z1, Z0) = (0, 0, 0, 0) or (0, 0, 1, 0) (physical address & IFR type 2). How it is done is described below.

The multiple responders that normally received the message of the abovementioned response type send back ID sequentially as in-frame responses, in which case the IDs are sent back in sequence from the responder with the highest priority ID.

The returned IDs are then stored in the reception register in sequence from address 15H of the register. When all the IDs have been stored, the interrupt request flags TR and RSP are set. The length of the received data is stored in the reception data length register (address 20H). Therefore, by reading the reception data of the received data length from the reception register and checking the IDs returned, the user can check whether the communication between multiple nodes was normally made.

#### 5.9 Break Function

The break function forcibly sets all nodes connected to LAN line to "receive enable state."

By this function, the break transmission node can quickly carry out the message transmission operation by a break transmission even during a bus busy state.

The break transmission is executed by writing "55H" to the break command register (29H).



Timing in Node (A) Break Transmission during Node (B) Transmission

The following shows how the MSM6636/6636B operate when a break signal is received.

| State at Break Reception                                                                      | Operation                                                                                                                                                                                                                                                                                                                                                |
|-----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| During transmission operation                                                                 | <ul> <li>Stops transmission operation (judges the contention loss generated during communication).</li> <li>The break interrupt flag is set.</li> <li>Even though an auto-retransmission mode is set, the frame that stopped the transmission by the break reception is canceled. Therefore, the retransmission operation is not carried out.</li> </ul> |
| During transmission standby such<br>as bus busy (in setting the auto-<br>retransmission mode) | <ul> <li>Retransmission standby is canceled. Therefore, the retransmission operation is not carried out, after break.</li> <li>The break interrupt flag is set.</li> </ul>                                                                                                                                                                               |
| During reception operation                                                                    | <ul> <li>Stops the reception operation.<br/>The message on response during reception is not stored in a reception register.</li> <li>The break interrupt flag is set.</li> </ul>                                                                                                                                                                         |
| During transmission standby                                                                   | The break interrupt flag is set.                                                                                                                                                                                                                                                                                                                         |

# 5.10 Fault Tolerant Function

The following shows a detection flow in the case that BUS(+) and BUS(-) are short-circuited to  $V_{DD}$  and GND.



BUS(-)'s short circuit to GND

At a bus idle status, when BUS(-) is short-circuited to GND, because a bus that changes its status is preferentially recognized as a normal bus, it is first judged that BUS(+) is short-circuited to GND and only BUS(-) is switched as the reception input. If the BUS(-) is short-circuited to GND for more than 48 µsec (in transmission speed 41.6 kbps setting), the dominant time error of the bus is detected and interrupt request flags ABN and INV are set. As soon as these flags are set, it is rejudged that BUS(-) is short-circuited to GND, an interrupt request flag BNG is set, and only BUS(+) input is switched as the reception input. Through the abovementioned flow, BUS(-)'s short circuit to GND is detected and LAN bus input is switched so that normal communication can be carried out. Then, three interrupt request flags (INV, ABN, and BNG) are set. When these flags are cleared, the operation after that is just to set BNG flag. Next, when BUS(-) returns to the normal status, the inputs of both BUS(+) and BUS(-) are switched as reception inputs and the reception status of a normal LAN bus is given as before. If BNG flag is then cleared, all interrupt requests on LAN bus are cleared. When the disable setting bit (NB0) of LAN BUS output is "0", the LAN BUS(-) output is disabled when BNG flag is set and the LAN BUS(-) output is enabled when BUS(-) returns to the normal status.

BUS(–)'s short circuit to  $V_{DD}$ 



At a bus idle status, when BUS(-) is short-circuited to  $V_{DD}$ , the abnormality of LAN bus is not detected until messages are output on LAN bus (until the status of LAN bus is changed) because of no change at the status of LAN bus. When the messages are output on LAN bus, the interrupt request flag BNV is set from judging that BUS(-) is short-circuited after a fixed time. Then the BUS(+) input only is switched to the reception input. At the bus idle status, if BNV flag is cleared, the abnormality of LAN bus is not detected until messages are again output on LAN bus. When the disable setting bit (NB0) of the LAN BUS output is "0", the output drive of the LAN BUS(-) output is disabled when BNV flag is set. After a short circuit is detected, when a frame of communication finishes, the status of LAN bus returns to the bus idle status and the BUS(-) output again returns to an output enable status. Therefore, when the status of the short circuit continues, note that the transistors mounted externally are driven during the top SOF signal dominant period per one communication frame. In addition, the abovementioned automatic return function is not operated and the output drive can be completely stopped by setting the disable setting bit (NB0) of the LAN bus output to "1".

Note: When BUS(-) (passive state) is short-circuited, the overcurrent flows in the external bus drivers only during the SOF dominant period.

BUS(+)'s short circuit to GND



At bus idle status, when BUS(+) is short-circuited to GND, it is also detected and processed by the same way as the case of the BUS(-)'s short circuit to  $V_{DD}$  as stated above.





At the bus idle status, when BUS(+) is short-circuited to  $V_{DD}$ , the input of LAN bus is switched to communicate normally by detecting the BUS(+)'s short circuit to  $V_{DD}$  through the same flow as the case of the BUS(-)'s short circuit to GND as stated above.

When BUS(+) returns to the normal status, the inputs of both BUS(+) and BUS(-) are switched as reception inputs and the reception status of a normal LAN bus is given as before. If BPV flag is then cleared, all interrupt requests on LAN bus are cleared.

Chapter 6

# **APPLICATION EXAMPLE**

# 6. APPLICATION EXAMPLE

## 6.1 Host CPU and J1850 Line Connection Example

1) Example of connection of host CPU and J1850 line with the MSM6636 is shown below.



The above connection example is when "UART, MPC and 'parity no' mode" is used as the host CPU interface, and when "CLKOUT output of the host CPU" is used as the clock for the MSM6636.

An optimum system can be constructed by selecting an optimum host CPU (number of ports, A/D converter yes/no) for the control target and combining it with the MSM6636.

- \*1 Insert a capacitor between the power supply and GND as a countermeasure for noise. It is recommended that a small-capacitance bypass capacitor and a large-capacitance filter capacitor be connected in parallel. Typical capacitors are as follows:
   0.01 to 0.22 μF: Ceramic capacitor
  - $10 \text{ to } 100 \ \mu\text{F}$ : Ceranic capacitor  $10 \text{ to } 100 \ \mu\text{F}$ : Tantalum capacitor



2) Example of connection of host CPU and LAN bus with the MSM6636B is shown below.

Bus+ Bus-

The adove connection example is when "parallel interface" is used as the host CPU intreface, and when "CLKOUT output of the host CPU" is used as the clock for the MSM6636B.

An optimum system can be constructed by selecting an optimum host CPU (number of ports, A/D converter yes/no) for the control target and combining it with the MSM6636B.

\*1 Insert a capacitor between the power supply and GND as a countermeasure for noise. It is recommended that a small-capacitance bypass capacitor and a large-capacitance filter capacitor be connected in parallel. Typical capacitors are as follows:

0.01 to 0.22  $\mu$ F: Ceramic capacitor 10 to 100  $\mu$ F: Tantalum capacitor

# 6.2 Initialization Routine Example



Chapter 7

# **ELECTRICAL CHARACTERISTICS**

# 7. ELECTRICAL CHARACTERISTICS

## 7.1 Absolute Maximum Ratings

| DGND = AGN           |                                   |                     |                                |      |  |  |  |  |
|----------------------|-----------------------------------|---------------------|--------------------------------|------|--|--|--|--|
| Parameter            | Symbol                            | Condition           | Rated Value                    | Unit |  |  |  |  |
| Power Supply Voltage | $DV_DD, AV_DD$                    | —                   | -0.3 to +7.0                   | V    |  |  |  |  |
| Input Voltage        | V <sub>1</sub>                    | $AV_{DD} = DV_{DD}$ | -0.3 to DV <sub>DD</sub> + 0.3 | V    |  |  |  |  |
| Output Voltage       | Vo                                | $AV_{DD} = DV_{DD}$ | -0.3 to DV <sub>DD</sub> + 0.3 | V    |  |  |  |  |
| Р                    | P <sub>D(DIP)</sub> *1            | Ta = 25°C           | 850                            | mW   |  |  |  |  |
|                      | P <sub>D(QFJ)</sub> <sup>*2</sup> | Ta = 25°C           | 940                            | mW   |  |  |  |  |
| Power Dissipation    | P <sub>D(SOP)</sub> *3            | Ta = 25°C           | 910                            | mW   |  |  |  |  |
|                      | P <sub>D(SOP)</sub> *4            | Ta = 25°C           | 780                            | mW   |  |  |  |  |
|                      | P <sub>D(SSOP)</sub> *5           | Ta = 25°C           | 970                            | mW   |  |  |  |  |
| Storage Temperature  | T <sub>STG</sub>                  | _                   | -55 to +150                    | °C   |  |  |  |  |

\*1 Indicates 18-pin DIP package power dissipation for MSM6636.

\*2 Indicates 18-pin QFJ package power dissipation for MSM6636.

\*3 Indicates 24-pin SOP package power dissipation for MSM6636.

\*4 Indicates 24-pin SOP package power dissipation for MSM6636B.

\*5 Indicates 30-pin SSOP package power dissipation for MSM6636B.

Power Dissipation Curve



#### 24-pin SOP package for MSM6636









# 7.2 Operation Range

| DGND = AGND = 0       |                  |                                            |               |      |  |  |  |  |
|-----------------------|------------------|--------------------------------------------|---------------|------|--|--|--|--|
| Parameter             | Symbol           | Condition                                  | Rated Value   | Unit |  |  |  |  |
| Power Supply Voltage  | $DV_DD, AV_DD$   | $AV_{DD} = DV_{DD}$                        | 4.5 to 5.5    | V    |  |  |  |  |
| Operating Frequency   | f <sub>osc</sub> | $DV_{DD} = AV_{DD} = 5 \text{ V} \pm 10\%$ | 2 to 16       | MHz  |  |  |  |  |
| Operating Temperature | Та               | _                                          | -40 to +125 * | °C   |  |  |  |  |

\* -40 to +85°C for MSM6636B

## 7.3 DC Characteristics

#### 1) MSM6636

| $DV_{DD} = AV_{DD} = 5 V \pm 10\%$ , DGND = AGND = 0 V, Ta = -40 to +125°C |                  |                          |             |                                       |      |                        |      |  |
|----------------------------------------------------------------------------|------------------|--------------------------|-------------|---------------------------------------|------|------------------------|------|--|
| Parameter                                                                  | Symbol           | Condition                | Application | Min.                                  | Тур. | Max.                   | Unit |  |
| H Level Input Voltage                                                      | V <sub>IH1</sub> | _                        | А           | $\mathrm{DV}_{\mathrm{DD}} 	imes 0.8$ | _    | DV <sub>DD</sub> + 0.3 | V    |  |
| L Level Input Voltage                                                      | V <sub>IL1</sub> | —                        | А           | DGND – 0.3                            | —    | $DV_{DD} 	imes 0.2$    | V    |  |
| H Level Input Voltage                                                      | V <sub>IH2</sub> | —                        | F           | $DV_{DD} - 2.0$                       | _    | DV <sub>DD</sub> + 1.0 | V    |  |
| L Level Input Voltage                                                      | V <sub>IL2</sub> | —                        | F           | DGND – 1.0                            | —    | DGND + 2.0             | V    |  |
| Receiver Hysteresis Width                                                  | V <sub>H</sub>   | —                        | F           | 100                                   | —    | 400                    | mV   |  |
| H Level Input Current                                                      | I <sub>IH1</sub> | $V_{I} = V_{DD}$         | В           |                                       | —    | +1                     | μΑ   |  |
| L Level Input Current                                                      | I <sub>IL1</sub> | $V_1 = 0 V$              | В           | _                                     | —    | -1                     | μΑ   |  |
| H Level Input Current                                                      | I <sub>IH2</sub> | $V_{I} = V_{DD}$         | С           | _                                     | —    | +1                     | μΑ   |  |
| L Level Input Current                                                      | I <sub>IL2</sub> | $V_1 = 0 V$              | С           |                                       | _    | -100                   | μΑ   |  |
| H Level Input Current                                                      | I <sub>IH3</sub> | $V_{I} = V_{DD}$         | BI(+)       |                                       | _    | +100                   | μΑ   |  |
| L Level Input Current                                                      | I <sub>IL3</sub> | $V_1 = 0 V$              | BI(-)       |                                       | —    | -100                   | μΑ   |  |
| H Level Output Voltage                                                     | V <sub>OH1</sub> | $I_{O} = -400 \ \mu A$   | D           | $DV_{DD} - 0.4$                       | —    |                        | V    |  |
| L Level Output Voltage                                                     | V <sub>OL1</sub> | l <sub>o</sub> = +3.2 mA | D           |                                       | _    | DGND + 0.4             | V    |  |
| H Level Output Voltage                                                     | V <sub>OH2</sub> | $I_0 = -4.0 \text{ mA}$  | Е           | $DV_{DD} - 0.4$                       | _    | —                      | V    |  |
| L Level Output Voltage                                                     | V <sub>OL2</sub> | l <sub>o</sub> = +4.0 mA | E           |                                       | _    | DGND + 0.4             | V    |  |
| GND Offset Voltage                                                         | V <sub>OFF</sub> | _                        | _           |                                       | _    | ±1                     | V    |  |
| Supply Current 1                                                           | I <sub>DS</sub>  | During sleep             | _           | _                                     | —    | 50                     | μΑ   |  |
| Supply Current 2                                                           |                  | f = 16 MHz,              |             |                                       |      | 10                     | m ^  |  |
| Supply Current 2                                                           | I <sub>DD</sub>  | no load                  | _           |                                       | _    | 10                     | mA   |  |

A: RES, SCLK/PAE, RXD, U-C, M-N, A-D, OSCO

B: SCLK/PAE, RXD, U-C, M-N, A-D

C: RES

D: TXD, INT

E: BO–, BO+

F: BI–, BI+

#### 2) MSM6636B

| $DV_{DD} = AV_{DD} = 5 \text{ V} \pm 10\%$ , DGND = AGND = 0 V, Ta = -40 to +85°C |                  |                          |             |                                       |      |                         |      |  |
|-----------------------------------------------------------------------------------|------------------|--------------------------|-------------|---------------------------------------|------|-------------------------|------|--|
| Parameter                                                                         | Symbol           | Condition                | Application | Min.                                  | Тур. | Max.                    | Unit |  |
| H Level Input Voltage                                                             | V <sub>IH1</sub> | —                        | А           | $\mathrm{DV}_{\mathrm{DD}} 	imes 0.8$ | _    | DV <sub>DD</sub> + 0.3  | V    |  |
| L Level Input Voltage                                                             | V <sub>IL1</sub> | —                        | А           | DGND - 0.3                            | _    | $DV_{DD} 	imes 0.2$     | V    |  |
| H Level Input Voltage                                                             | V <sub>IH2</sub> | _                        | Е           | $\mathrm{DV}_{\mathrm{DD}} 	imes 0.7$ | -    | DV <sub>DD</sub> + 1.0  | V    |  |
| L Level Input Voltage                                                             | V <sub>IL2</sub> | —                        | Е           | DGND - 1.0                            | _    | $\text{DGND}\times 0.3$ | V    |  |
| H Level Input Voltage                                                             | V <sub>IH3</sub> | —                        | В           | 2.4                                   |      | DV <sub>DD</sub> + 0.3  | V    |  |
| L Level Input Voltage                                                             | V <sub>IL3</sub> | —                        | В           | -0.3                                  |      | +0.8                    | V    |  |
| Receiver Hysteresis Width                                                         | V <sub>H</sub>   | —                        | Е           | 100                                   | _    | 400                     | mV   |  |
| H Level Input Current                                                             | I <sub>IH1</sub> | $V_{I} = V_{DD}$         | В           | —                                     | _    | +1                      | μA   |  |
| L Level Input Current                                                             | I <sub>IL1</sub> | $V_1 = 0 V$              | В           | _                                     | —    | -1                      | μA   |  |
| H Level Input Current                                                             | I <sub>IH2</sub> | $V_{I} = V_{DD}$         | RES         | —                                     | _    | +1                      | μA   |  |
| L Level Input Current                                                             | I <sub>IL2</sub> | $V_1 = 0 V$              | RES         | —                                     | _    | -100                    | μA   |  |
| H Level Input Current                                                             | I <sub>IH3</sub> | $V_{I} = V_{DD}$         | BI(+)       | —                                     | —    | +100                    | μA   |  |
| L Level Input Current                                                             | I <sub>IL3</sub> | $V_1 = 0 V$              | BI(-)       | —                                     | _    | -100                    | μA   |  |
| H Level Output Voltage                                                            | V <sub>OH1</sub> | I <sub>O</sub> = -400 μA | C, AD0-7    | $DV_{DD} - 0.4$                       |      | —                       | V    |  |
| L Level Output Voltage                                                            | V <sub>OL1</sub> | l <sub>o</sub> = +3.2 mA | C, AD0-7    | —                                     |      | DGND + 0.4              | V    |  |
| H Level Output Voltage                                                            | V <sub>OH2</sub> | $I_0 = -4.0 \text{ mA}$  | D           | $DV_{DD} - 0.4$                       | _    | _                       | V    |  |
| L Level Output Voltage                                                            | V <sub>OL2</sub> | l <sub>o</sub> = +4.0 mA | D           | —                                     |      | DGND + 0.4              | V    |  |
| GND Offset Voltage                                                                | V <sub>OFF</sub> | _                        | _           | _                                     |      | ±1                      | V    |  |
| Current Supply 1                                                                  | I <sub>DS</sub>  | During sleep             |             | _                                     | *1   | 50                      | μA   |  |
| Current Supply 2                                                                  |                  | f = 16 MHz,              |             |                                       | *2   | 10                      | mA   |  |
| Current Supply 2                                                                  | I <sub>DD</sub>  | no load                  |             |                                       | 2    | 10                      | ША   |  |

A:  $\overline{\text{RES}}$ ,  $\overline{\text{CS}}$ , OSCO

B: ALE,  $\overline{WR}$ ,  $\overline{RD}$ , AD0-7

C: ĪNT

D: BO-, BO+

E: BI–, BI+

\*1 Typ. = 0.2 
$$\mu$$
A when V<sub>DD</sub> = 5 V, f = 16 MHz, Ta = 25°C

\*2 The variations in supply current at different frequencies at  $V_{DD}$  = 5 V, Ta = 25°C are shown below.



# 7.4 AC Characteristics

#### 7.4.1 PWM Bit Timing

| $DV_{DD} = AV_{DD} = 5 V \pm 10\%$ , $Ta = -40 t0 + 125 C$ , Set at 41.6 kbps |        |       |          |       |       |       |      |  |
|-------------------------------------------------------------------------------|--------|-------|----------|-------|-------|-------|------|--|
| Parameter                                                                     | Symbol |       | Transmit |       | Rec   | eive  | Unit |  |
| Farameter                                                                     | Symbol | Min.  | Тур.     | Max.  | Min.  | Max.  | Unit |  |
| Bit Length                                                                    | TP1    | 23.64 | 24.00    | 24.36 | 21.00 | 28.00 | μs   |  |
| "1" Dominant Width                                                            | TP2    | 6.90  | 7.00     | 7.11  | 5.00  | 12.00 | μs   |  |
| "0" Dominant Width                                                            | TP3    | 14.87 | 15.00    | 15.23 | 13.00 | 20.00 | μs   |  |
| "SOF" Dominant Width                                                          | TP4    | 30.54 | 31.00    | 31.47 | 29.00 | 36.00 | μs   |  |
| "SOF, BRK" Length                                                             | TP5    | 47.28 | 48.00    | 48.72 | 45.00 | 52.00 | μs   |  |
| "BRK" Dominant Width                                                          | TP6    | 38.42 | 39.00    | 39.59 | 37.00 | 44.00 | μs   |  |
| "EOD" + Bit Length                                                            | TP7    | 47.28 | 48.00    | 48.72 | 43.00 | 51.00 | μs   |  |
| "EOF" + Bit Length                                                            | TP8    | 70.92 | 72.00    | —     | 69.00 | 76.00 | μs   |  |
| "EOF + IFS" + Bit Length                                                      | TP9    | 94.56 | 96.00    | —     | 86.00 | _     | μs   |  |
| "0" Passive Width                                                             | TP10   | 8.86  | 9.00     | 9.14  | 4.00  | 15.00 | μs   |  |

# $DV_{DD} = AV_{DD} = 5 \text{ V} \pm 10\%$ , Ta = -40 to +125°C\*, Set at 41.6 kbps

\* -40 to +85°C for the MSM6636B

The sending timing in the above table does not include the delay of the bus drivers.



#### 7.4.2 CPU Interface Timing

1) MSM6636

Serial Interface Timing between CPUs

• Clock synchronous serial

|                                                 | DV <sub>DD</sub> : | = AV <sub>DD</sub> = | 5 V ±10 | %, Ta = −40 to | 5 +125°C |
|-------------------------------------------------|--------------------|----------------------|---------|----------------|----------|
| Parameter                                       | Symbol             | Min.                 | Тур.    | Max.           | Unit     |
| OSC0 (source oscillation) Pulse Cycle           | tφ                 | 62                   |         | 500            | ns       |
| Period of SCLK Low                              | t <sub>CKLW</sub>  | 8tø                  |         | —              | ns       |
| Period of SCLK High                             | t <sub>cĸнw</sub>  | 8tø                  |         | _              | ns       |
| Setup Time, RXD High/Low to SCLK High           | t <sub>srs</sub>   | 4tø                  |         | —              | ns       |
| Hold Time, SCLK High to RXD High/Low            | t <sub>srн</sub>   | 4tø                  |         | —              | ns       |
| Output Delay Time, SCLK High to TXD High/Low    | t <sub>STD</sub>   | 4tø                  |         | 6tφ + 100      | ns       |
| Setup Time, A-D High/Low to SCLK High           | t <sub>AS</sub>    | 0                    |         | _              | ns       |
| Hold Time, SCLK High to A-D High/Low            | t <sub>AH</sub>    | 8tø                  |         | —              | ns       |
| Time Interval between SCLK Frames <sup>*1</sup> | t <sub>INT1</sub>  | 8tø                  | _       | —              | ns       |
| Time Interval between SCLK Frames *2            | t <sub>INT2</sub>  | 16tø                 | —       | _              | ns       |



- \*1 Between "Communication type (WR) and address setting" frame and "WR data" frame. Between one "WR data" frame and the next "WR data" frame during continuous WR.
- \*2 Between "Communication type (RD) and address setting" frame and "RD data" frame. Between one "RD data" frame and the next "RD data" frame during continuous RD.

• UART

|                                             | DV <sub>DD</sub> = | = AV <sub>DD</sub> = | 5 V ±10 | %, Ta = $-40$ to | o +125°C |
|---------------------------------------------|--------------------|----------------------|---------|------------------|----------|
| Parameter                                   | Symbol             | Min.                 | Тур.    | Max.             | Unit     |
| Setup Time, A-D High/Low to STOP bit High   | t <sub>UAS</sub>   | 0                    | _       | _                | ns       |
| Hold Time, STOP bit Low to A-D High/Low     | t <sub>UAH</sub>   | 0                    | _       | _                | ns       |
| Output Delay Time, START bit Low toTXD High | t <sub>UTD</sub>   | 48tø                 |         | 50tø + 100       | ns       |
| Time Interval between Write Frames *3       | t <sub>INT3</sub>  | 0                    | —       | _                | ns       |
| Time Interval between Read Frames *4        | t <sub>INT4</sub>  | 10tø                 | _       |                  | ns       |



\*3 Between "Communication type (WR) and address setting" frame and "WR data" frame. Between one "WR data" frame and the next "WR data" frame during continuous WR.

\*4 Between "Communication type (RD) and address setting" frame and "RD data" frame.

#### 2) MSM6636B

Parallel Interface Timing between CPUs

| Tatalier Interface Thining between CF US |                   | $DV_{DD} = AV_{DD}$    | = 5 V ±1 | 0%, Ta = −40 t | o +85°C |
|------------------------------------------|-------------------|------------------------|----------|----------------|---------|
| Parameter                                | Symbol            | Condition              | Min.     | Max.           | Unit    |
| ALE Pulse Width                          | t <sub>AW</sub>   |                        | 65       | —              |         |
| Address Setup Time                       | t <sub>AS</sub>   |                        | 65       | —              |         |
| Address Hold Time                        | t <sub>AH</sub>   |                        | 5        | —              |         |
| CS Setup Time                            | t <sub>css</sub>  |                        | 50       | —              |         |
| RD Setup Time                            | t <sub>RDS</sub>  |                        | 20       | —              |         |
| Continuous Read Cycle Time               | t <sub>RDCY</sub> |                        | 160      | —              | -       |
| RD Output Effective Delay Time           | t <sub>RD</sub>   |                        |          | 70             |         |
| RD Output Floating Delay Time            | t <sub>RDH</sub>  |                        | —        | 50             |         |
| RD Pulse Width                           | t <sub>RDW</sub>  | C <sub>L</sub> = 50 pF | 75       | —              | ns      |
| RD Hold Time during Read                 | t <sub>RCSH</sub> |                        | 0        | —              |         |
| WR Setup Time                            | t <sub>wrs</sub>  |                        | 100      | —              |         |
| Continuous Write Cycle Time              | t <sub>WRCY</sub> |                        | 160      | —              |         |
| WR Pulse Width                           | t <sub>WRW</sub>  |                        | 75       |                |         |
| Data Setup Time                          | t <sub>DS</sub>   |                        | 100      |                |         |
| Data Hold Time                           | t <sub>DH</sub>   |                        | 40       | _              |         |
| CS Hold Time during Write                | t <sub>wcsh</sub> |                        | 50       | _              |         |



Write Timing



• Timing when address auto-increment function is used



Write Timing

#### 7.4.3 Wakeup Input Signal

|                                                           | $DV_{DD} = 1$   | $AV_{DD} = 5$ | 5 V ±10% | ‰, Ta = −40 to | +125°C * |
|-----------------------------------------------------------|-----------------|---------------|----------|----------------|----------|
| Parameter                                                 | Symbol          | Min.          | Тур.     | Max.           | Unit     |
| LAN Bus Passive $\rightarrow$ Dominant Change Pulse Width | t <sub>wD</sub> | 7             | _        | _              | μs       |
| RXD Terminal Input Pulse Width (for MSM6636)              | t <sub>wR</sub> | 300           | _        | _              | ns       |
| CS Terminal Input Pulse Width (for MSM6636B)              | t <sub>wR</sub> | 400           |          | —              | ns       |
| Bus Receiver Stable Time <sup>*5</sup>                    | t <sub>RS</sub> | 1             | _        | —              | μs       |

\* -40 to +85°C for MSM6636B



Note: The above timing waveforms show the wakeup input signals from each sleep status.

\*5 The stable time of the bus receiver is from just after wakeup to the restart of message transmission and reception. However, the clock oscillation source should use an external clock. (A clock is input even in the sleep status.)

#### 7.4.4 Fault Tolerant Function Operation Conditions

| $DV_{DD} = AV_{DI}$                                               | $_{0} = 5 \text{ V} \pm 10\%$ | 5, Ta = – | 40 to +1 | 25°C*, set at 4 | 11.6 kbps |
|-------------------------------------------------------------------|-------------------------------|-----------|----------|-----------------|-----------|
| Parameter                                                         | Symbol                        | Min.      | Тур.     | Max.            | Unit      |
| LAN Bus(+)-to-GND Short Circuit Detection Pulse Width             | t <sub>PG</sub>               | 5         | _        | —               | μs        |
| LAN Bus(+)-to-V <sub>DD</sub> Short Circuit Detection Pulse Width | t <sub>PV</sub>               | 48        |          | —               | μs        |
| LAN Bus(-)-to-GND Short Circuit Detection Pulse Width             | t <sub>NG</sub>               | 48        |          | —               | μs        |
| LAN Bus(–)-to- $V_{DD}$ Short Circuit Detection Pulse Width       | t <sub>NV</sub>               | 5         | —        | _               | μs        |

\* -40 to +85°C for MSM6636B



#### 7.4.5 Reset Input Pulse Width

|                             | $DV_{DD} =$      | $AV_{DD} = 3$ | 5 V ±109 | %, Ta = −40 to | +125°C* |
|-----------------------------|------------------|---------------|----------|----------------|---------|
| Parameter                   | Symbol           | Min.          | Тур.     | Max.           | Unit    |
| Reset Input Pulse Width     | t <sub>RES</sub> | 0.1           | —        | —              | μs      |
| * -40 to +85°C for MSM6636B |                  |               |          |                |         |

Note: Make certain that as much time as the oscillation stable time determined by the crystal or ceramic resonator used and the parasitic capacitance generated by connection will be ensured as the  $t_{RES}$  time above when power is turned on.

The reset input pulse width given in the table above denotes the minimum pulse width when oscillation is stable in power-on state.

Chapter 8

# **BUS MONITOR FUNCTION**

# 8. BUS MONITOR FUNCTION

In ordinal operation mode of MSM6636/6636B, the message filtering function is based on physical or functional address. Therefore the MSM6636/6636B treat only the message that is addressed to it and handle the message as a communication frame.

However, when the bus monitor mode is set as explained below, all the messages on LAN can be received. Using the bus monitor mode, monitor equipment to analyze the messages on J1850 network can be easily designed.

- (1) Bus Monitor Setting Method
  - a) Set the frequency division select code "D2, D1, D0" bits of the Mode Setting Register (2AH) to "1, 1, 1".

|    | MSB |    |    |     |     |     |    | LSB |
|----|-----|----|----|-----|-----|-----|----|-----|
| 2A | D2  | D1 | D0 | PB0 | NB0 | NAK | N1 | N0  |

- Frequency division ratio setting (D2 to D0)
- b) MSM6636: Apply 4 pulses to M-N

MSM6636B: Apply 4 pulses to ALE pin (when "L" level is input to  $\overline{\text{CS}}$  pin) The following figure shows the bus monitor setting timing of the MSM6636B.

c) Resume the contents of "D2, D1, D0" to proper value that is depending on the applied oscillation frequency.

#### MSM6636B bus monitor setting timing



(2) Bus Monitor Using Method

The received messages should be retrieved by the master CPU from the MSM6636/6636B using the CPU interface.

When the program uses interrupts, please use the following registers. IRQ and IE flags are mapped into the following registers.

IRQ (Interrupt Request Flag)



Transmit/receive status of messages

IE (Interrupt Enable Flag)



Transmit/receive status of messages

Note: When the bus monitor is not used, the B-MON interrupt request flag is fixed at "0", and the B-MON interrupt enable flag is merely a read/write enable flag.

- (3) Notes for Using Bus Monitor
  - Bus Monitor mode operates as usual node. Only the difference is that address filtering function is disabled to receive all messages. Therefore if the message is addressed to the monitor node, the node may make response to the message.
  - To avoid making response as described above and make the node work as monitoring only, choose the unused address and set the address to the Address Setting Register.
- (4) Detailed Explanation for Bus Monitor

When the MSM6636/6636B enter the bus monitor mode, messages are sequentially stored in receive registers, starting with the 3-byte header of a message that begins with SOF. The difference from the normal receiving is that data is received together with <u>CRC code</u>. Messages are stored in receive registers in the order of data, CRC, and response. Therefore, because a message is stored by one byte too much for CRC code, the last byte is not stored in receive registers (15H to 1CH) if the message is equal to the maximum frame length. However, the last byte is stored in the 3CH address in that case. Therefore, in this case, read also the 3CH address, though the address is not used for the normal communication.

In addition, <u>the bytes including CRC</u> are stored in receive data length registers. Therefore, during the bus monitor mode, check data referencing the above bytes, when reading the received data.

**Chapter 9** 

# PACKAGE OUTLINES AND DIMENSIONS

# 9. PACKAGE OUTLINES AND DIMENSIONS





Notes for Mounting the Surface Mount Type Package

The surface mount type packages are very susceptible to heat in reflow mounting and humidity absorbed in storage. Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).



Notes for Mounting the Surface Mount Type Package

The surface mount type packages are very susceptible to heat in reflow mounting and humidity absorbed in storage. Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).



Notes for Mounting the Surface Mount Type Package

The surface mount type packages are very susceptible to heat in reflow mounting and humidity absorbed in storage. Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

# MSM6636/6636B

User's Manual

First Edition:June 1995Second Edition:July 1998Third Edition:February 2000Fourth Edition:May 2000Fifth Edition:August 2001

©2001 Oki Electric Industry Co., Ltd.

FEUL6636B-05