# FEDL7051LA-02 OKI Semiconductor ML7051LA

**Bluetooth Baseband Controller IC** 

# **GENERAL DESCRIPTION**

The ML7051LA is a CMOS digital IC for use in 2.4 GHz band Bluetooth systems. This IC incorporates the ARM7TDMI as the CPU core, features a highly expandable architecture, and supports the interfaces for a variety of applications. Used in conjunction with the ML7050LA (Bluetooth RF Transceiver IC) and the OKI Bluetooth Protocol Stack Software, data/voice communications are possible while maintaining interconnectivity with other Bluetooth systems.

# FEATURES

- Conforms to the Bluetooth Specification (Ver1.0B)
- The ARM7TDMI is installed as the CPU (operation at a maximum of 32 MHz in this LSI)
- 1-Ch, 16-bit auto-reload timer
- Interrupt controller (17 causes)
- Built-in 8 kbyte, 4-Way Copy Back Unified Cache
- Built-in 24 kbyte RAM (supports 16-byte burst access)
- Up to a total of 2 Mbyte of SRAM, ROM, and Flash ROM can be connected to the external memory bus.
- PCM-CVSD transcoder is installed.
- Installed interfaces:
  - UART<sup>(\*)</sup> interface (up to 921.6 kbps)
  - USB<sup>(\*)</sup> interface (conforms to USB1.1)
  - UART synchronous serial port interface
  - General-purpose I/O interface (programmable interrupts)
  - PCM interface (PCMLinear/A-law/µ-law can be selected)
  - JTAG interface
  - (\*) This mark indicates interfaces that support the HCI command.
- Power supply voltages: For I/O: 3.0 to 3.6 V; for internal core: 2.25 to 2.75 V
- Package: 144-pin BGA (P-LFBGA144-1111-0.80) (Dimensions: 11 mm × 11 mm × 1.5 mm; pin pitch: 0.8 mm)



ARM and the ARM POWERED logo are registered trademarks of ARM Ltd., UK. ARM7TDMI and Thumb are trademarks of ARM Ltd., UK. The information contained herein can change without notice owing to the product being under development.

# ABSOLUTE MAXIMUM RATINGS

| Parameter                   | Symbol           | Conditions | Rating       | Unit |
|-----------------------------|------------------|------------|--------------|------|
| Power supply voltage        | V <sub>DD</sub>  | —          | -0.3 to +4.5 | V    |
| Input voltage               | V                | _          | -0.3 to +4.5 | V    |
| Allowable power dissipation | P <sub>d</sub>   | _          | 1.35         | W    |
| Storage temperature         | T <sub>stg</sub> | —          | -55 to 150   | °C   |

## **RECOMMENDED OPERATING CONDITIONS**

| Parameter                                    | Symbol   | Conditions | Min. | Тур. | Max. | Unit |
|----------------------------------------------|----------|------------|------|------|------|------|
| Power supply voltage (for I/O)               | Vdd_io   |            | 3.0  | 3.3  | 3.6  | V    |
| Power supply voltage (for the internal core) | Vdd_core | —          | 2.25 | 2.5  | 2.75 | V    |
| "H" level input voltage                      | Vih      | —          | 2.2  | _    | 3.6  | V    |
| "L" level input voltage                      | Vil      | —          | 0    | —    | 0.8  | V    |
| Operating temperature                        | Та       |            | -40  |      | 85   | °C   |

# **ELECTRICAL CHARACTERISTICS**

#### **DC Characteristics**

| (Vdd_io = 3.3 V ±0.3V, Vdd_core = 2.5 V ±10%, Ta = 0 t |                                                                 |                   |      |      |      |      |  |
|--------------------------------------------------------|-----------------------------------------------------------------|-------------------|------|------|------|------|--|
| Parameter                                              | Symbol                                                          | Conditions        | Min. | Тур. | Max. | Unit |  |
| "H" level output voltage                               | Voh                                                             | loh = -4 mA       | 2.4  |      |      | V    |  |
| "L" level output voltage                               | Vol                                                             | lol = 4 mA        |      |      | 0.4  | V    |  |
| Input leak current                                     | li                                                              | Vi = GND to 3.6 V | -10  |      | 10   | μΑ   |  |
| Output leak current                                    | lo                                                              | Vo = GND to Vdd   | -10  | —    | 10   | μA   |  |
| Power supply current (during operation)                | ower supply current (during operation) Iddo During 32 operation |                   | 0    | 50   | 70   | mA   |  |
| Power supply current (during stand-by)                 | Idds                                                            | CLK Stopped       | _    | 50   | 500  | μA   |  |

## **PIN PLACEMENT**

|   | 1            | 2              | 3          | 4                     | 5    | 6          | 7          | 8               | 9                         | 10          | 11         | 12          | 13          |
|---|--------------|----------------|------------|-----------------------|------|------------|------------|-----------------|---------------------------|-------------|------------|-------------|-------------|
| A | NC<br>CIO13  | CIO14<br>CIO15 |            | PCM<br>SYNC<br>PLL PS |      |            |            |                 | TEST_L<br>TEST3<br>TEST_L | O<br>TEST_L |            |             | D NC        |
| В | CIO11        | GND            | CIO12      | PCMCLK                | RXC  | $\bigcirc$ | $\bigcirc$ | TESTO<br>TX_POW | TEST2                     | BBWSEL      | $\bigcirc$ | OCORE_      | RESETn      |
| С | CORE_<br>VDD | CIO8           | CIO10      | PCMOUT                |      | PLLLOCH    |            |                 | CORE_                     | RSSI        | GND        |             | O<br>TXC_IN |
| D | CIO7         | CIO5           | CIO9       | CIO6                  |      | $\bigcirc$ | O          | O               | Õ                         | O<br>A_GND  | RXD        | O<br>SCLK12 | О<br>XCLK   |
| Е | $\bigcirc$   | $\bigcirc$     | $\bigcirc$ | $\bigcirc$            |      |            |            |                 |                           | $\bigcirc$  | $\bigcirc$ | $\bigcirc$  | $\bigcirc$  |
| F | CIO4         |                |            | CIO2<br>O<br>GND      |      |            |            |                 |                           | GND<br>GND  |            |             |             |
| G | $\bigcirc$   | $\bigcirc$     | $\bigcirc$ | $\bigcirc$            |      |            |            |                 |                           | $\bigcirc$  | CORE_      | $\bigcirc$  | TEST O      |
| н | MA15         | MA17           | MA19       | MA18                  |      |            |            |                 |                           | SVCO0       |            | SVCO1       |             |
| J | MA12         | MA16           | MA11       | MA14                  |      |            |            |                 |                           |             |            |             | С           |
| к | MA10         | MA13           | VDD        | MA8                   | MD14 |            | MD9        | MD6             | MD2                       | MCSn0       | MOEn0      | TMS         |             |
| L |              | MA9            | MA4        | MA2                   | MA0  | VDD        |            | ND7             |                           |             | MOEn1      |             | VDD         |
| м | MA6          | MA7            | MA1        | GND                   | MD13 | MD11       | MD10       | MD5             | MD4                       | MD1         | MREn       | MBSn1       | GND         |
| N | NC           | MA5            | MA3        | VDD                   | MD15 | MD12       | MD8        | MD3             | GND                       | MWEn        | MCSn1      | MBSn0       | NC          |

**TOP VIEW** 

# PIN DESCRIPTIONS

## RF I/F

| Pin Name | I/O | Internal<br>Pull Up/Down | Initial Value | Pin<br>Placement | Description                                                                                                                                                                                         |
|----------|-----|--------------------------|---------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TXD      | 0   | —                        | _             | A5               | Transmit data output<br>(To ML7050LA Pin# A8)                                                                                                                                                       |
| RXD      | I   | —                        | —             | E11              | Receive data input<br>(To ML7050LA Pin# H5)                                                                                                                                                         |
| PLL_DATA | 0   | _                        | L             | D5               | PLL setting data output<br>(To ML7050LA Pin# H3)                                                                                                                                                    |
| PLL_CLK  | ο   | _                        | L             | B6               | PLL setting clock output<br>(To ML7050LA Pin# G3)                                                                                                                                                   |
| PLL_LE   | 0   | _                        | L             | A6               | PLL setting load enable output<br>(To ML7050LA Pin# H4)                                                                                                                                             |
| PLL_OFF  | 0   | —                        | L             | C7               | PLL Open-loop/Closed-loop control signal output (To ML7050LA Pin# G8)                                                                                                                               |
| RSSI     | I   | Pull down                | _             | D10              | Receive field strength data input<br>(To ML7050LA Pin# G6)                                                                                                                                          |
| RSSI_CLK | 0   |                          | _             | D8               | RSSI transfer clock<br>(To ML7050LA Pin# H8)                                                                                                                                                        |
| PLL_POW  | ο   | —                        | Н             | D7               | Local transmit circuit power control signal output (To ML7050LA Pin# A7)                                                                                                                            |
| TX_POW   | ο   | _                        | н             | C8               | Transmit power control signal output<br>(To ML7050LA Pin# B6)                                                                                                                                       |
| RX_POW   | 0   | _                        | Н             | B7               | Receive power control signal output<br>(To ML7050LA Pin# B3)                                                                                                                                        |
| PLL_PS   | 0   | —                        | L             | B4               | PLL power control signal output                                                                                                                                                                     |
| PLLLOCK  | Ι   | Pull down                | L             | D6               | PLL lock signal input                                                                                                                                                                               |
| RXC      | 0   | —                        | L             | C5               | Bluetooth receive clock output (1 MHz)                                                                                                                                                              |
| TXC_IN   | I   | Pull down                | L             | D13              | Bluetooth transmit clock input (1 MHz)<br>When the transmit clock is used by a clock<br>(RXC) that is generated from the receive<br>data, set TXCSEL(Pin# C11) to H and<br>connect to RXC(Pin# C5). |
| TXCSEL   | I   | Pull down                | L             | C11              | Bluetooth transmit clock setting pin<br>L: Select 1 MHz divided by internal PLL.<br>H: Select TXC_IN input signal.                                                                                  |

# ML7051LA

| Pin Name | I/O | Internal<br>Pull Up/Down | Initial<br>Value | Pin<br>Placement | Description                                                                                                        |
|----------|-----|--------------------------|------------------|------------------|--------------------------------------------------------------------------------------------------------------------|
| SCLK12   | I   | —                        | — E12            |                  | Master clock (12 MHz) input pin<br>(Power level: CMOS level)                                                       |
| XCLK     | Ι   | —                        | _                | E13              | User clock input pin                                                                                               |
| SCLKSEL  | I   | Pull down                | _                | A11              | System clock select pin<br>L: Select CLK divided by internal PLL<br>H: Select XCLK input signal                    |
| RESETn   | I   | —                        | _                | C13              | Hardware reset pin (Reset = L)                                                                                     |
| BBWSEL   | I   | _                        | _                | C10              | BANK0 region bit width select pin<br>L: 8-bit<br>H: 16-bit                                                         |
| REMAP0   | I   | —                        | _                | A12              | REMAP select pin during boot up                                                                                    |
| REMAP1   | Ι   |                          |                  | B13              | REMAP[1:0] = "00" Reserved<br>"01" Stacked Flash ROM<br>"10" External MCS[1] device<br>"11" External MCS[0] device |

## Memory I/F

| Wiemory 1/1 |                            |                          |                                   |                  |                                                                    |  |  |
|-------------|----------------------------|--------------------------|-----------------------------------|------------------|--------------------------------------------------------------------|--|--|
| Pin Name    | I/O                        | Internal<br>Pull Up/Down | Initial<br>Value                  | Pin<br>Placement | Description                                                        |  |  |
| MA[19:0]    | 0                          | —                        | L                                 | [*1]             | External address bus                                               |  |  |
| MD[15:0]    | I/O                        | —                        | Z                                 | [*2]             | External data bus                                                  |  |  |
| MWEn        | 0                          | —                        | Н                                 | N10              | External write enable signal output                                |  |  |
| MREn        | 0                          | —                        | Н                                 | M11              | External read enable signal output                                 |  |  |
| MCSn0       | 0                          | —                        | Н                                 | K10              | External RAM space chip select                                     |  |  |
| MCSn1       | 0                          | —                        | Н                                 | N11              | External I/O space chip select                                     |  |  |
| MBSn0       | 0                          | —                        | Н                                 | N12              | External lower byte select                                         |  |  |
| MBSn1       | 0                          | —                        | Н                                 | M12              | External upper byte select                                         |  |  |
| MOEn0       | 0                          | _                        | Н                                 | K11              | External MCS[0] device output enable<br>(MCSn0 and WREn OR output) |  |  |
| MOEn1       | 0                          | _                        | н                                 | L11              | External MCS[1] device output enable<br>(MCSn1 and WREn OR output) |  |  |
| MWAIT       | I                          | _                        | —                                 | F3               | External wait signal input<br>(Pin shared with GPIO1)              |  |  |
| MA          | 19: H3<br>13: K2<br>6: M1; | ; MA12: J1;              | MA17: H2<br>MA11: J3;<br>MA4: L3; |                  | (1; MA9: L2; MA8: K4; MA7: M2                                      |  |  |
| [*2] MD     | 15: N5                     | ; MD14: K5;              | MD13: M5                          | ; MD12: N        | I6; MD11: M6; MD10: M7                                             |  |  |

| [*2] | MD15: N5; | MD14: K5; | MD13: M5; | MD12: N6; | MD11: M6; | MD10: M7 |          |
|------|-----------|-----------|-----------|-----------|-----------|----------|----------|
|      | MD9: K7;  | MD8: N7;  | MD7: L8;  | MD6: K8;  | MD5: M8;  | MD4: M9; | MD3: N8; |
|      | MD2: K9;  | MD1: M10; | MD0: L10  |           |           |          |          |

#### FEDL7051LA-02

# **OKI** Semiconductor

## **ML7051LA**

| Pin Name        | I/O | Internal<br>Pull Up/Down | Initial<br>Value | Pin<br>Placement | Description         |
|-----------------|-----|--------------------------|------------------|------------------|---------------------|
| DP              | I/O | —                        | Z                | G11              | USB data            |
| DM              | I/O | —                        | Z                | G13              | USB data            |
| PUCTL           | 0   | —                        | L                | F11              | Pull-up control pin |
| VBUS<br>(GPIO0) | I   | _                        | _                | G3               | USB detection pin   |

#### UART I/F

| UAKI I/F |     |                          |                  |                  |                                                      |
|----------|-----|--------------------------|------------------|------------------|------------------------------------------------------|
| Pin Name | I/O | Internal<br>Pull Up/Down | Initial<br>Value | Pin<br>Placement | Description                                          |
| SOUT     | ο   | _                        | H I B2 I         |                  | ACE transmit serial data<br>(Pin shared with GPIO15) |
| SIN      | I   | _                        | _                | A2               | ACE receive serial data<br>(Pin shared with GPIO14)  |
| DCD      | I   | _                        | _                | B1               | Data carrier detection<br>(Pin shared with GPIO13)   |
| RTS      | ο   | _                        | Н                | C3               | ACE transmit data ready<br>(Pin shared with GPIO12)  |
| CTS      | I   | —                        | _                | C1               | ACE transmit ready<br>(Pin shared with GPIO11)       |
| DSR      | I   | _                        |                  | D3               | Receive data ready<br>(Pin shared with GPIO10)       |
| DTR      | ο   | _                        | Н                | E3               | Receive ready<br>(Pin shared with GPIO9)             |
| RI       | Ι   | _                        | _                | D2               | Ring indicator<br>(Pin shared with GPIO8)            |

## SIO I/F

| Pin Name | I/O | Internal<br>Pull Up/Down | Initial<br>Value | Pin<br>Placement | Description                                                                                   |
|----------|-----|--------------------------|------------------|------------------|-----------------------------------------------------------------------------------------------|
| STXD     | ο   | _                        | Н                | E1               | Serial data output<br>(Pin shared with GPIO7)                                                 |
| SRXD     | I   | _                        | _                | E4               | Serial data input<br>(Pin shared with GPIO6)                                                  |
| STDCLK   | I/O | —                        |                  | E2               | Clock for serial data output, in the input state after initialization (Pin shared with GPI05) |
| SRDCLK   | I/O | _                        | _                | F1               | Clock for serial data input, in the input state after initialization (Pin shared with GPIO4)  |

## ML7051LA

## µPLAT\_SIO I/F

| Pin Name | I/O | Internal<br>Pull Up/Down | Initial<br>Value | Pin<br>Placement | Description                                |
|----------|-----|--------------------------|------------------|------------------|--------------------------------------------|
| UTXD     | 0   | —                        | Н                | F2               | Serial data output (Pin shared with GPIO3) |
| URXD     | Ι   | —                        |                  | F4               | Serial data input (Pin shared with GPIO2)  |
|          |     |                          |                  |                  |                                            |

# GPIO I/F

| Pin Name   | I/O | Internal<br>Pull Up/Down | Initial<br>Value | Pin<br>Placement | Description                                                 |  |  |  |  |
|------------|-----|--------------------------|------------------|------------------|-------------------------------------------------------------|--|--|--|--|
| GPIO[15:0] | I/O | —                        | _                | [*3]             | Parallel I/O data (in the input state after initialization) |  |  |  |  |

# JTAG I/F

| Pin Name | I/O | Internal<br>Pull Up/Down | Initial<br>Value | Pin<br>Placement | Description        |
|----------|-----|--------------------------|------------------|------------------|--------------------|
| TDI      | Ι   | Pull down                | _                | B12              | Serial data input  |
| TDO      | 0   | —                        | L                | L12              | Serial data output |
| nTRST    | Ι   | Pull down                |                  | J11              | Reset pin          |
| TMS      | Ι   | Pull down                |                  | K12              | Mode setting pin   |
| ТСК      | Ι   | Pull down                | _                | J13              | Serial data clock  |

#### PCM I/F

| Pin Name | I/O | Internal<br>Pull Up/Down | Initial<br>Value | Pin<br>Placement | Description                                                                                                         |
|----------|-----|--------------------------|------------------|------------------|---------------------------------------------------------------------------------------------------------------------|
| PCMOUT   | 0   | —                        | L                | D4               | PCM data output                                                                                                     |
| PCMIN    | Ι   | Pull down                |                  | A3               | PCM data input                                                                                                      |
| PCMSYNC  | I/O | Pull down                | _                | A4               | PCM sync signal (8 kHz), in the input state after initialization (can be switched by an internal register)          |
| PCMCLK   | I/O | Pull down                | _                | C4               | PCM clock (64 kHz/128 kHz), in the input<br>state after initialization (can be switched by an<br>internal register) |

| [*3] | CIO15: B2<br>CIO14: A2<br>CIO13: B1<br>CIO12: C3<br>CIO11: C1<br>CIO10: D3<br>CIO9: E3<br>CIO8: D2<br>CIO7: E1<br>CIO6: E4<br>CIO5: E2<br>CIO4: F1<br>CIO3: F2<br>CIO2: F4<br>CIO1: F3 | GPIO15/SOUT (UART I/F)<br>GPIO14/SIN (UART I/F)<br>GPIO13/DCD (UART I/F)<br>GPIO12/RTS (UART I/F)<br>GPIO11/CTS (UART I/F)<br>GPIO10/DSR (UART I/F)<br>GPIO9/DTR (UART I/F)<br>GPIO8/RI (UART I/F)<br>GPIO8/RI (UART I/F)<br>GPIO6/SRXD (SIO I/F)<br>GPIO6/SRXD (SIO I/F)<br>GPIO6/SRXDCLK (SIIO I/F)<br>GPIO4/SRXDCLK (SIO I/F)<br>GPIO3/UTXD (UPLAT_SIO I/F)<br>GPIO2/URXD (UPLAT_SIO I/F)<br>GPIO1/NWAIT (Memory I/F) |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      | CIO1: F3<br>CIO0: G3                                                                                                                                                                   | GPIO1/NWAIT (Memory I/F)<br>GPIO0/VBUS (USB I/F)                                                                                                                                                                                                                                                                                                                                                                         |
|      |                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                          |

## **ML7051LA**

| Pin Name | I/O | Internal<br>Pull Up/Down | Initial<br>Value | Pin<br>Placement   | Description                              |
|----------|-----|--------------------------|------------------|--------------------|------------------------------------------|
| TEST_L   | I   | —                        | _                | [*4]               | Test pin (input)                         |
| TEST_O   | 0   | —                        | L                | H13                | Test pin (output)                        |
| SVCO0    | I   | —                        |                  | H10                | Built-in PLL characteristics setting pin |
| SVCO1    | I   | _                        |                  | H12                | Built-in PLL characteristics setting pin |
| VTM      | Ι   | —                        |                  | A10                | Built-in Flash ROM test pin              |
| CLK      | 0   | —                        |                  | K13                | Built-in Flash ROM test pin              |
| NC       | _   | _                        | _                | A1, A13<br>N1, N13 | No Connection                            |

#### Power, GND

| Pin Name        | I/O | Internal<br>Pull Up/Down | Initial<br>Value | Pin<br>Placement | Description                       |
|-----------------|-----|--------------------------|------------------|------------------|-----------------------------------|
| V <sub>DD</sub> |     | —                        |                  | [*5]             | I/O power pin 3.3 V ±0.3 V        |
| $CORE_V_{DD}$   |     | —                        |                  | [*6]             | Core power pin 2.5 V ±10%         |
| GND             |     | —                        |                  | [*7]             | Digital block ground pin          |
| $A_V_{DD}$      |     | —                        |                  | F13              | Analog block power pin 2.5 V ±10% |
| A_GND           |     | —                        |                  | E10              | Analog block ground pin           |

- [\*4] TEST\_L (TEST5): C9 TEST\_L (TEST4): B10 TEST\_L (TEST3): A9 TEST\_L (TEST2): B9 TEST\_L (TEST1): A8 TEST\_L (TEST1): A8 TEST\_L (TEST0): B8 TEST\_L (PLLSEL): J10 TSET\_L (PLLEN): J12
- [\*5] A7, D12, F12, G2, G12, L6
- [\*6] B3, C12, D1, D9, H11, K3, L9, L13, N4
- [\*7] B5, B11, C2, C6, D11, F10, G1, G4, G10, K6, L1, L7, M4, M13, N9

# **BLOCK DIAGRAM**



#### **DESCRIPTION OF INTERNAL BLOCKS**

#### **CLKGEN Block**

- Generates from the SCLK12 (12 MHz) clock that is supplied to each block
- STOP/HALT function
- External clock selection function

## **CTL/WDT Block**

- Control of the frequency division function of the internal main clock
- Control of clock supplied to each peripheral
- Control of reset of each peripheral
- STOP/HALT control
- External clock selection control
- CIO switching function
- Watchdog timer function (interrupt/reset)
- 3 count stop functions

#### WDTB Block

- Watchdog timer function (interrupts only)
- 3 count stop functions

#### **Baseband Core Block**



- RF Controller
  - RF power supply control (PLL, TX, RX)
  - Local PLL frequency division ratio setting
  - Receive clock regeneration function
  - Synchronization detection (synchronizing within the permissable error limit of SyncWord)
  - Receive clock re-timing function
- FH Controller hopping
  - Sequence control
  - Frequency hopping selection function
  - CRC computation's initial value selection function

- Timing Generator
  - Bluetooth clock generation
  - Operation interrupts depend on mode (slot, scan, sniff, hold, park)
  - Sync detection timing generation (sync window  $\pm 10 \ \mu s$ )
  - PLL setting timing generation
  - Transmit/Receive timing generation
  - Multi-master timing management function
- Packet Composer
  - Access code generation (SyncWord generation, appending PR\*TRAILER)
  - Packet header generation (HEC generation, scrambling, FEC encoding)
  - Payload generation (CRC generation, encryption, scrambling, FEC encoding)
  - Packet synthesis
- Packet Decomposer
  - Packet decomposition (separating the packet header and the payload)
  - Packet header processing (FEC decoding, descrambling, HEC error detection, header information separation)
  - Payload processing (FEC decoding, descrambling, encryption decoding, CRC judgement, payload separation)
- Security
  - Various key generation functions (initialization, link key, encryption key)
  - Certification function
  - Encryption function

#### **USB Block**

- Conforms to USB standard Ver. 1.1.
- Supports 12 Mbps transfer
- Supports four data transfer types (control transfer, bulk transfer, interrupt transfer, and isochronous transfer)
- Built-in USB transceiver circuit
- 5 or 6 built-in end points, and built-in FIFO for data storage
- 8-, 16-, 24-, 32-bit read/write is possible for the FIFOs of EP0 to EP5 (with byte control)

## **UART Block**

- Full-duplex buffering method
- All status reporting function
- Built-in 64-byte transmit/receive FIFO
- Modem control based on CTS, DCD, and DSR
- Programmable serial interface
- 5-, 6-, 7-, 8-bit characters
- Generation and verification of odd parity, even parity, or no parity
- 1, 1.5, or 2 stop bits
- Programmable Baud Rate Generator (1200 bps to 921.6 kbps)
- Error servicing for parity, overrun, and framing errors

#### **SIO Block**

- UART/Synchronous type serial port interface
- UART Mode:
  - Data length: can be selected as 7 or 8 bits
  - Supports odd parity, even parity, or no parity
  - Error servicing for parity, overrun, and framing errors
  - Supports 1 or 2 stop bits
  - Full-duplex communication is possible
- Clock synchronization mode:
- Data length: can be selected as as 7 or 8 bits
- Error servicing for overrun errors
- Full-duplex communication is possible

## **µPLAT-SIO Block**

- Start-stop synchronization type serial port interface
- Built-in dedicated baud rate generator
- Data length of 7 or 8 bits can be selected
- 1 or 2 stop bits can be selected.
- Supports odd or even parity
- Error servicing for parity, overrun, and framing errors
- Full-duplex communication is possible

## PCM-CVSD Transcoder Block

- Application side I/O:
  - PCM Codec
  - APB-Bus (USB)
- Application-side format:
- PCM linear (8, 16 bits/sample, 64 kHz sampling frequency)/A-law/µ-law
- Bluetooth-side format:
  - CVSD/A-law/µ-law
- All combinations of the above conversions are supported
- PCMSYMC/PCMCLK I/O can be switched (in the input state after initialization)

## **GPIO Block**

- All 16 bits
- Input/Output selection possible for each bit
- Interrupts can be used for all 16 bits
- Interrupt masks and interrupt modes can be set for all bits
- In the input state immediately after a reset

#### **APPLICATION NOTES**

#### **Operation During Boot Up**

• Remapping during boot up is performed according to external pins REMAP[1:0].

| REMAP1 | REMAP0 |   |                                      |
|--------|--------|---|--------------------------------------|
| L      | L      | : | Reserved                             |
| L      | Н      | : | Stack Flash ROM                      |
| Η      | L      | : | Devices connected to external MCS[1] |
| Η      | Н      | : | Devices connected to external MCS[0] |

• Bit width that corresponds to BANK0 during boot up is set according to external pin BBWSEL.

BBWSEL = L : 8-bitBBWSEL = H : 16-bit

#### **Clock Selection**

• The CPU clock supply source is selected according to external pin SCLKSEL.

SCLKSEL = L : Use 32/16/8/4 MHz clock that was divided down from the internal PLL output of 192 MHz that was generated from external pin SCLK12 (12 MHz). (Initial value is 32 MHz.)
SCLKSEL = H : Use external pin XCLK.

Note: The clock supply source can also be set by the CLKCNT register in the CTL/WDT block.

• Bluetooth transmission clock is selected according to external pin TXCSEL.

TXCSEL = L : Use 1 MHz clock that was divided down from the internal PLL output (192 MHz). TXCSEL = H : Use external pin TXC\_IN.

Note: This clock can also be set by the CLKCNT register in the CTL/WDT block.

#### **HCI Transport Selection**

• HCI is selected (USB/UART) according to the logical value of GPIO0 at initial powerup of ML7051LA.

#### **USB** Peripheral Circuit

• Please refer to the following peripheral circuit example when using USB.



#### Setting the UART Baud Rate

• Use the HCI\_VS\_Set\_LC\_Parameters command of the Vendor Specific Commands to set the UART baud rate.

Available baud rate settings: 1200/2400/4800/7200/9600/19.2K/38.4K/56K/57.6K/**115.2K**/230.4K/345.6K/460.8K/921.6K (Initial value is 115.2 kbps.)

## Setting the PCM-CVSD Transcoder

- Please use the HCI\_VS\_Set\_LC\_Parameters command of the Vendor Specific Commands in HCI to set the PCM-CVSD transcoder parameters.
- It is possible to set the following parameters using the VCCTL command:
  - PCMSYNC/PCMCLK mode (in the input state after initialization)
  - Mute reception (initial setting: OFF)
  - Mute transmission (initial setting: OFF)
  - Air coding
  - CVSD (initial setting)/µ-law/A-law
  - Interface coding
  - Linear (initial setting)/µ-law/A-law
  - PCM format (data width of one PCM Linear sample)
  - 8-bit (initial setting)/14-bit/16-bit
  - Serial interface format
  - Short frame (initial setting)/long frame
  - Application interface mode
  - PCM Codec I/F (initial setting)/APB I/F

# ML7051LA

#### **External Memory**

- ML7051LA specifications for the devices that are connected to MCS[0] and MCS[1] are explained below.
- When connected to MCS[0] device:
  - 1 memory bank
  - Bus width: 8 or 16 bits
  - Byte access control: BS/WE
  - Supported devices:
  - Normal SRAM, Flash Memory, Page mode Flash memory



## Bus timing to MCS[0] device

- [\*1] Access time:
  - 3, 4, 5, 6, 7, 8 clock cycles (including one clock cycle for set-up)
  - 6, 8, 10, 12, 14, 16 clock cycles (including two clock cycles for set-up)
- [\*2] Data OFF time:
  - 1, 2, 3, 4 clock cycles
- Note: Oki software settings:
  - Insert the maximum wait immediately after reset.
  - Page mode: OFF
  - During operation (32 MHz operation),
  - Access time: 3 clock cycles
  - Data OFF time: 1 clock cycle



- When connected to MCS[1] device:
- 1 memory bank
- Bus width: 8-bit or 16-bit
- Byte access control: BS/WE



[\*1] Access time:

2, 4, 8, 16, 32 clock cycles (including one clock cycle for set-up) It is only possible to use the external pin nWAIT then insert a wait period of  $16 \times n$  clock cycles when the 16 cycle clock is selected.

- [\*2] Data OFF time: 1, 2, 3, 4 clock cycles
- [\*3] Address set-up time:
  - 1, 2, 3, 4 clock cycles
- [\*4] Write data set-up time: 0 clock cycles (IOWRTYPE = 0) 0, 1, 2, 3 clock cycles (IOWRTYPE=1)

#### **OKI** Semiconductor

- Relationship between address set-up time and write data set-up time (when IOWRTYPE = 1)
  - Address set-up time:
    - 1 clock cycle (write data set-up: 0 clock cycles)
    - 2 clock cycles (write data set-up: 1 clock cycle)
    - 3 clock cycles (write data set-up: 2 clock cycles)
    - 4 clock cycles (write data set-up: 3 clock cycles)
- Note: Oki software settings:
  - Insert the maximum wait immediately after reset.
  - IOWRTYPE = 0
  - During operation (32 MHz operation), Access time: 2 clock cycles Data OFF time: 1 clock cycle
    - Address set-up time: 1 clock cycle

Note: A device with an access time of 120 nsec or less is recommended.

- Miscellaneous
  - MA0 is not used with devices that have a 16-bit data bus. Connect MA1 to device A0. (MA0 is Open.)
  - Connect MA0 to device A0 for devices that have an 8-bit data bus.
  - MOEn[0] is the AND signal for MCS[0] and MREn.
  - Perform an open process when this is not in use.
  - MOEn[1] is the AND signal for MCS[1] and MREn. Perform an open process when this is not in use.

## Process when interface pins are unused

• The following tables show the processes that are performed when interface pins are not used.

| Pin Name | Process When Pin Not Used | Comments |
|----------|---------------------------|----------|
| PLL_DATA | Open                      |          |
| PLL_CLK  | Open                      |          |
| PLL_LE   | Open                      |          |
| PLL_OFF  | Open                      |          |
| PLL_POW  | Open                      |          |
| TX_POW   | Open                      |          |
| RX_POW   | Open                      |          |
| RSSI     | Pull down to GND          |          |
| RSSI_CLK | Open                      |          |
| PLL_PS   | Open                      |          |
| PLLLOCK  | Pull down to GND          |          |
| RXC      | Open                      |          |
| TXC_IN   | Pull down to GND          |          |
| TXCSEL   | Pull down to GND          |          |

# Memory I/F

| Pin Name | Process When Pin Not Used | Comments                                                                                                   |
|----------|---------------------------|------------------------------------------------------------------------------------------------------------|
|          |                           | When connected<br>For 16-bit devices:                                                                      |
|          |                           | Open MA0.                                                                                                  |
| MA[19:0] | Open                      | <ul> <li>Connect from MA1 in order from A0 of the connected device.</li> <li>For 8-bit devices:</li> </ul> |
|          |                           |                                                                                                            |
|          |                           | Connect to each corresponding address.                                                                     |
| MD[15:0] | Open                      |                                                                                                            |
| MWEn     | Open                      |                                                                                                            |
| MREn     | Open                      |                                                                                                            |
| MCSn0    | Open                      |                                                                                                            |
| MCSn1    | Open                      |                                                                                                            |
| MBSn0    | Open                      |                                                                                                            |
| MBSn1    | Open                      |                                                                                                            |
| MOEn0    | Open                      | Only use when connecting to a device that has                                                              |
| MOEn1    | Open                      | only one, but not both of CEn or REn.                                                                      |
| MWAIT    | Refer to GPIO1            |                                                                                                            |

#### FEDL7051LA-02

## **ML7051LA**

| USB I/F         |                           |                                |
|-----------------|---------------------------|--------------------------------|
| Pin Name        | Process When Pin Not Used | Comments                       |
| DP              | Open                      |                                |
| DM              | Open                      |                                |
| PUCTL           | Open                      |                                |
| VBUS<br>(GPIO0) | Pull down/GND             | Pull up to Vdd when using USB. |
| UART I/F        |                           |                                |
| Pin Name        | Process When Pin Not Used | Comments                       |
| SOUT            | Refer to GPIO15           |                                |
| SIN             | Refer to GPIO14           |                                |
| DCD             | Refer to GPIO13           |                                |
| RTS             | Refer to GPIO12           |                                |
| CTS             | Refer to GPIO11           |                                |
| DSR             | Refer to GPIO10           |                                |
| DTR             | Refer to GPIO9            |                                |
| RI              | Refer to GPIO8            |                                |

#### FEDL7051LA-02

## **ML7051LA**

#### SIO I/F

| Pin Name | Process When Pin Not Used | Comments |
|----------|---------------------------|----------|
| STXD     | Refer to GPIO7            |          |
| SRXD     | Refer to GPIO6            |          |
| STDCLK   | Refer to GPIO5            |          |
| SRDCLK   | Refer to GPIO4            |          |

# µPLAT\_SIO I/F

| Pin Name | Process When Pin Not Used | Comments |
|----------|---------------------------|----------|
| UTXD     | Refer to GPIO3            |          |
| URXD     | Refer to GPIO2            |          |

## GPIO I/F

| GPIO I/F   |                           |                                                                     |
|------------|---------------------------|---------------------------------------------------------------------|
| Pin Name   | Process When Pin Not Used | Comments                                                            |
| GPIO[0]    |                           | When using UART: Pull down to GND<br>When using USB: Pull up to Vdd |
| GPIO[15:1] | Pull down/GND             |                                                                     |

## JTAG I/F

| Pin Name | Process When Pin Not Used | Comments |
|----------|---------------------------|----------|
| TDI      | Open                      |          |
| TDO      | Open                      |          |
| nTRST    | Open                      |          |
| TMS      | Open                      |          |
| TCK      | Open                      |          |

# PCM I/F

| Pin Name | Process When Pin Not Used | Comments |
|----------|---------------------------|----------|
| PCMOUT   | Open                      |          |
| PCMIN    | Open                      |          |
| PCMSYNC  | Open                      |          |
| PCMCLK   | Open                      |          |

#### **Processes of Other Pins**

# TEST I/F, etc.

| Pin Name | Process When Pin Not Used | Comments |
|----------|---------------------------|----------|
| TEST_L   | GND                       |          |
| TEST_O   | Open                      |          |
| SVCO0    | Pull up to Vdd            |          |
| SVCO1    | Pull down to GND          |          |
| VTM      | Open                      |          |
| CLK      | GND                       |          |
| NC       | Open                      |          |

#### About the Oki Bluetooth Software

- At Oki Electric Industry Co., Ltd., we have made available as Pack 1 the software protocol stack of the lower layer up to HCI that conforms to the Bluetooth Specification Ver. 1.0B for external Flash memory. Pack 1 contents: Baseband Controller, LMP, HCI.
- We have also made available packs for the software protocol stack of the upper layer from HCI: Pack 2 (up to RFCOMM) and Pack 3 (including the Middleware).
- Please contact Oki Electric Industry Co., Ltd. for more information regarding software contents, pricing, etc.

#### **Vender Specific Commands**

- Parameters can be set with the Pack 1 software by using the following Vendor Specific Commands.
- Please contact Oki Electric Industry Co., Ltd. for more information.

HCI\_VS\_Write\_BD\_ADDR: Sets the BD address.
 HCI\_VS\_Write\_Country\_Code: Sets the country code.
 HCI\_VS\_Set\_LC\_Parameters: Sets the link control information.

The following table shows the link control information that can be set.

| Link Control Information           | Comments                      |
|------------------------------------|-------------------------------|
| Unit key                           |                               |
| Use unit key                       | 0: Do not use 1: Use          |
| Channel count                      | Number of hopping channels    |
| Minimum size of encryption key     |                               |
| Maximum size of encryption key     |                               |
| Appropriate size of encryption key |                               |
| PCM of SCO link                    | 0: μ-law, 1: A-law, 2: Linear |
|                                    | 0: 1200 bps 1: 2400 bps       |
|                                    | 2: 4800 bps 3: 7200 bps       |
|                                    | 4: 9600 bps 5: 19.2 kbps      |
| UART baud rate                     | 6: 38.4 kbps 7: 56 kbps       |
|                                    | 8: 57.6 kbps 9: 115.2 kbps    |
|                                    | 9: 230.4 kbps 10: 345.6 kbps  |
|                                    | 11: 460.8 kbps 12: 921.6 kbps |
| Polling interval Unit: 625 µsec    |                               |
| Initialization by MaskROM value    |                               |

#### System Development Kit (SDK)

- At Oki Electric Industry Co., Ltd., we have made available the System Development Kit (SDK) for the following objectives:
  - Software development of the upper Bluetooth layer
  - Overall system software
  - Device development with embedded ML7050LA or ML7051LA

Please contact Oki Electric Industry Co., Ltd. for more information regarding System Development Kit contents, pricing, etc.

## PACKAGE DIMENSIONS

(Unit: mm)



Notes for Mounting the Surface Mount Type Package

The surface mount type packages are very susceptible to heat in reflow mounting and humidity absorbed in storage.

Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

#### NOTICE

- 1. The information contained herein can change without notice owing to product and/or technical improvements. Before using the product, please make sure that the information being referred to is up-to-date.
- 2. The outline of action and examples for application circuits described herein have been chosen as an explanation for the standard action and performance of the product. When planning to use the product, please ensure that the external conditions are reflected in the actual circuit, assembly, and program designs.
- 3. When designing your product, please use our product below the specified maximum ratings and within the specified operating ranges including, but not limited to, operating voltage, power dissipation, and operating temperature.
- 4. Oki assumes no responsibility or liability whatsoever for any failure or unusual or unexpected operation resulting from misuse, neglect, improper installation, repair, alteration or accident, improper handling, or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified operating range.
- 5. Neither indemnity against nor license of a third party's industrial and intellectual property right, etc. is granted by us in connection with the use of the product and/or the information and drawings contained herein. No responsibility is assumed by us for any infringement of a third party's right which may result from the use thereof.
- 6. The products listed in this document are intended for use in general electronics equipment for commercial applications (e.g., office automation, communication equipment, measurement equipment, consumer electronics, etc.). These products are not authorized for use in any system or application that requires special or enhanced quality and reliability characteristics nor in any system or application where the failure of such system or application may result in the loss or damage of property, or death or injury to humans. Such applications include, but are not limited to, traffic and automotive equipment, safety devices, aerospace equipment, nuclear power control, medical equipment, and life-support systems.
- 7. Certain products in this document may need government approval before they can be exported to particular countries. The purchaser assumes the responsibility of determining the legality of export of these products and will take appropriate and necessary steps at their own expense for these.
- 8. No part of the contents contained herein may be reprinted or reproduced without our prior permission.

Copyright 2000 Oki Electric Industry Co., Ltd.