This version: Oct. 2001

# Preliminary

**µPLAT-7B Based Microcontroller** 

# **GENERAL DESCRIPTION**

This LSI incorporates µPLAT<sup>®</sup>-7B, employing the CPU core ARM7TDMI<sup>™</sup>, as the CPU platform and operates at maximum 33 MHz. It contains built-in RAM and peripheral IOs such as Timer, WDT, GPIO, PWM, UART (16550 compatible), AD converter, DMA controller and DRAM controller, etc. and can be used as a microcontroller for configuring various systems.

## **FEATURES**

| FEATURES               |                                |                                                       |  |  |
|------------------------|--------------------------------|-------------------------------------------------------|--|--|
| CPU platform           | CPU core                       | ARM7TDMI                                              |  |  |
| (µPLAT-7B)             |                                | 32-bit instructions (ARM instructions) and 16-bit     |  |  |
| OKIM ASP               |                                | instructions (Thumb instructions) mixed               |  |  |
| (ØP1⊑ÆN I              |                                | Execution Possible                                    |  |  |
|                        |                                | General register bank: $31 \times 32$ bits            |  |  |
|                        |                                | Parallel shifter (continuous processing with ALU)     |  |  |
|                        |                                | Multiplier: 32 × 8 (Modified Booth's Algorithm)       |  |  |
|                        | Interrupt controller           | 13 Sources: (internal: 8, external: IRQ (4), FIQ (1)) |  |  |
|                        | External memory controller     | ROM (or Flash), SRAM, and IO device interface         |  |  |
|                        | Timer                          | 1 channel: 16-bit auto-reload (for OS)                |  |  |
|                        | Serial interface               | 1 channel: Xon/Xoff interface                         |  |  |
|                        | Power down mechanism           | Halt, Stop                                            |  |  |
|                        | Test controller                | AMBA TIC (Test Interface Controller)                  |  |  |
|                        | JTAG interface                 | connectable to ADI (*)/ARM MutiICE.                   |  |  |
| Internal memory        | RAM                            | 8 KB: processor bus connection                        |  |  |
| CPU peripheral         | Extension interrupt controller | 10 Sources (internal)                                 |  |  |
| device<br>(AHB device) | DMAC                           | 2 channels: dual address mode, cycle steal.           |  |  |
|                        | UART                           | 1 channel: with 16-byte FIFO                          |  |  |
| CPU peripheral         | Timer                          | 6 channels: 16-bit auto reload                        |  |  |
| device                 | PWM                            | 2 channels × 16 bits                                  |  |  |
| (APB device)           | PIO                            | 2 channels × 16 bits                                  |  |  |
|                        | AD converter                   | 8 channels × 10 bits                                  |  |  |
| land the state         | Oscillator input               | 16 MHz to 33 MHz                                      |  |  |
| Input clock            | External oscillator input      | To 33 MHz                                             |  |  |
| Power supply           | Core section                   | 2.25 V to 2.75 V                                      |  |  |
| voltage                | IO section                     | 3.0 V to 3.6 V                                        |  |  |
| Operating frequence    | У                              | 33 MHz (Max.)                                         |  |  |
| Operating temperat     | ure (ambient temperature)      | -40°C to +85°C                                        |  |  |
| Package                |                                | 128-pin plastic TQFP (TQFP128-P-1414-0.40-K)          |  |  |
|                        |                                |                                                       |  |  |

(\*) ADI: ARM Debug Interface



The ARM Power logo, ARM 7 TDMI and Multi – ICE are pending trademarks of ARM. AMBA is a registered trademark of ARM.

µPLAT is Oki's trademark.

The contents of this data sheet are subject to change for modification without notice.

#### **BLOCK DIAGRAM**



## PIN CONFIGURATION (TOP VIEW)



**128-Pin Plastic TQFP** 

## ML674000

## LIST OF PINS

|     | Primary Function |      |                                        |             | Secondary Function |                             |  |  |
|-----|------------------|------|----------------------------------------|-------------|--------------------|-----------------------------|--|--|
| Pin | Symbol           | Туре | Description                            | Symbol      | Туре               | Description                 |  |  |
| 1   | PIOB[14]         | I/O  | General port (with interrupt function) | DQM[1]_CAS1 | 0                  | INPUT/OUTPUT mask/CAS (MSB) |  |  |
| 2   | PIOB[15]         | I/O  | General port (with interrupt function) | DQM[0]_CAS0 | 0                  | INPUT/OUTPUT mask/CAS (LSB) |  |  |
| 3   | DBGRQ            | I    | Input signal for debug                 | _           |                    |                             |  |  |
| 4   | DBGACK           | 0    | Output signal for debug                | _           |                    |                             |  |  |
| 5   | TDI              | Ι    | JTAG data input                        | _           |                    |                             |  |  |
| 6   | TDO              | 0    | JTAG data output                       | —           |                    |                             |  |  |
| 7   | nTRST            | I    | JTAG reset                             | —           |                    |                             |  |  |
| 8   | TMS              | I    | JTAG mode selection                    | —           |                    |                             |  |  |
| 9   | тск              | Ι    | JTAG clock                             | _           |                    |                             |  |  |
| 10  | TBE              | Ι    | Input signal for testing               | _           |                    |                             |  |  |
| 11  | PIOA[0]          | I/O  | General port (with interrupt function) | SIN         | Ι                  | UART Serial Data In         |  |  |
| 12  | PIOA[1]          | I/O  | General port (with interrupt function) | SOUT        | 0                  | UART Serial Data Out        |  |  |
| 13  | PIOA[2]          | I/O  | General port (with interrupt function) | CTS         | I                  | UART Clear To Send          |  |  |
| 14  | PIOA[3]          | I/O  | General port (with interrupt function) | DSR         | I                  | UART Data Set Ready         |  |  |
| 15  | PIOA[4]          | I/O  | General port (with interrupt function) | DCD         | I                  | UART Data Carrier Detect    |  |  |
| 16  | PIOA[5]          | I/O  | General port (with interrupt function) | DTR         | 0                  | UART Data Terminal Ready    |  |  |
| 17  | PIOA[6]          | I/O  | General port (with interrupt function) | RTS         | 0                  | UART Request To Send        |  |  |
| 18  | PIOA[7]          | I/O  | General port (with interrupt function) | RI          | I                  | UART Ring Indicator         |  |  |
| 19  | GND_CORE         | GND  | GND for CORE                           | —           |                    |                             |  |  |
| 20  | VDD_CORE         | VDD  | Power supply for CORE                  | —           |                    |                             |  |  |
| 21  | AVDD             | VDD  | Power supply for A/D converter         | _           |                    |                             |  |  |
| 22  | VREF             | Ι    | Reference voltage for A/D converter    | _           |                    |                             |  |  |
| 23  | AIN[0]           | Ι    | A/D converter analog input port        | _           |                    |                             |  |  |
| 24  | AIN[1]           | Ι    | A/D converter analog input port        | _           |                    |                             |  |  |
| 25  | AIN[2]           | Ι    | A/D converter analog input port        | _           |                    |                             |  |  |
| 26  | AIN[3]           | Ι    | A/D converter analog input port        | _           |                    |                             |  |  |
| 27  | AIN[4]           | I    | A/D converter analog input port        | _           |                    |                             |  |  |
| 28  | AIN[5]           | Ι    | A/D converter analog input port        | —           |                    |                             |  |  |
| 29  | AIN[6]           | Ι    | A/D converter analog input port        | _           |                    |                             |  |  |
| 30  | AIN[7]           | I    | A/D converter analog input port        | —           |                    |                             |  |  |
| 31  | AGND             | GND  | GND for A/D converter                  | _           |                    |                             |  |  |
| 32  | MODE0            | Ι    | Mode setting                           | _           |                    |                             |  |  |
| 33  | MODE1            | Ι    | Mode setting                           | _           |                    |                             |  |  |
| 34  | MODE2            | Ι    | Mode setting                           | _           |                    |                             |  |  |
| 35  | PIOA[8]          | I/O  | General port (with interrupt function) | STXD        | 0                  | SIO send data output        |  |  |
| 36  | PIOA[9]          | I/O  | General port (with interrupt function) | SRXD        | Ι                  | SIO receive data input      |  |  |
| 37  | EXINT[0]         | Ι    | Interrupt input                        | _           | _                  | _                           |  |  |
| 38  | EXINT[1]         | Ι    | Interrupt input                        | _           |                    | _                           |  |  |

ML674000

# **OKI** Semiconductor

|     |          |      | Primary Function                           | Secondary Function |      |             |  |
|-----|----------|------|--------------------------------------------|--------------------|------|-------------|--|
| Pin | Symbol   | Туре | Description                                | Symbol             | Туре | Description |  |
| 39  | EXINT[2] |      | Interrupt input                            | _                  | _    |             |  |
| 40  | EXINT[3] | I    | Interrupt input                            | _                  | _    | _           |  |
| 41  | nEFIQ    | I    | FIQ input                                  | _                  | _    | _           |  |
| 42  | RESETB   | I    | Reset                                      | _                  | _    | _           |  |
| 43  | GND_IO   | GND  | GND for I/O                                | _                  | _    | _           |  |
| 44  | GND_CORE | GND  | GND for CORE                               | _                  | _    | _           |  |
| 45  | OSC0     | I    | Oscillation input pin                      | _                  |      |             |  |
| 46  | OSC1B    | 0    | Oscillation output pin                     | _                  |      |             |  |
| 47  | VDD_CORE | VDD  | Power supply for CORE                      | —                  |      |             |  |
| 48  | XD[0]    | I/O  | External memory access data port           | _                  |      |             |  |
| 49  | XD[1]    | I/O  | External memory access data port           | _                  |      |             |  |
| 50  | XD[2]    | I/O  | External memory access data port           | _                  |      |             |  |
| 51  | XD[3]    | I/O  | External memory access data port           |                    |      |             |  |
| 52  | XD[4]    | I/O  | External memory access data port           | _                  |      |             |  |
| 53  | XD[5]    | I/O  | External memory access data port           | —                  |      |             |  |
| 54  | XD[6]    | I/O  | External memory access data port           | —                  |      |             |  |
| 55  | XD[7]    | I/O  | External memory access data port           | —                  |      |             |  |
| 56  | GND_IO   | GND  | GND for I/O                                | —                  |      |             |  |
| 57  | XD[8]    | I/O  | External memory access data port           | —                  |      |             |  |
| 58  | XD[9]    | I/O  | External memory access data port           | _                  |      |             |  |
| 59  | XD[10]   | I/O  | External memory access data port           | _                  |      |             |  |
| 60  | XD[11]   | I/O  | External memory access data port           | _                  |      |             |  |
| 61  | VDD_IO   | VDD  | Power supply for I/O                       | _                  |      |             |  |
| 62  | XD[12]   | I/O  | External memory access data port           | _                  |      |             |  |
| 63  | XD[13]   | I/O  | External memory access data port           | —                  |      |             |  |
| 64  | XD[14]   | I/O  | External memory access data port           | —                  |      |             |  |
| 65  | XD[15]   | I/O  | External memory access data port           | —                  |      |             |  |
| 66  | GND_IO   | GND  | GND for I/O                                | —                  |      |             |  |
| 67  | XA[0]    | 0    | External memory access address output port | —                  |      |             |  |
| 68  | XA[1]    | 0    | External memory access address output port | —                  |      |             |  |
| 69  | XA[2]    | 0    | External memory access address output port | —                  |      |             |  |
| 70  | XA[3]    | 0    | External memory access address output port | —                  |      |             |  |
| 71  | XA[4]    | 0    | External memory access address output port | —                  |      |             |  |
| 72  | XA[5]    | 0    | External memory access address output port | —                  |      |             |  |
| 73  | XA[6]    | 0    | External memory access address output port | _                  |      |             |  |
| 74  | XA[7]    | 0    | External memory access address output port | _                  |      |             |  |
| 75  | XA[8]    | 0    | External memory access address output port | _                  |      |             |  |
| 76  | GND_IO   | GND  | GND for I/O                                | _                  |      |             |  |
| 77  | VDD_IO   | VDD  | Power supply for I/O                       | _                  |      |             |  |
| 78  | XA[9]    | 0    | External memory access address output port | _                  |      |             |  |
| 79  | XA[10]   | 0    | External memory access address output port | —                  |      |             |  |

# **OKI** Semiconductor

|     |          |      | Primary Function                           |           | Se   | econdary Function                          |
|-----|----------|------|--------------------------------------------|-----------|------|--------------------------------------------|
| Pin | Symbol   | Туре | Description                                | Symbol    | Туре | Description                                |
| 80  | XA[11]   | 0    | External memory access address output port | _         | ,    |                                            |
| 81  | XA[12]   | 0    | External memory access address output port | _         |      |                                            |
| 82  | GND_CORE | GND  | GND for CORE                               | _         |      |                                            |
| 83  | VDD_CORE | VDD  | Power supply for CORE                      | _         |      |                                            |
| 84  | XA[13]   | 0    | External memory access address output port | _         |      |                                            |
| 85  | XA[14]   | 0    | External memory access address output port | _         |      |                                            |
| 86  | XA[15]   | 0    | External memory access address output port | _         |      |                                            |
| 87  | XA[16]   | 0    | External memory access address output port | _         |      |                                            |
| 88  | XA[17]   | 0    | External memory access address output port | _         |      |                                            |
| 89  | GND_IO   | 0    | GND for I/O                                | _         |      |                                            |
| 90  | XA[18]   | 0    | External memory access address output port | _         |      |                                            |
| 91  | PIOA[10] | I/O  | General port (with interrupt function)     | XA[19]    | 0    | External memory access address output port |
| 92  | PIOA[11] | I/O  | General port (with interrupt function)     | XA[20]    | 0    | External memory access address output port |
| 93  | PIOA[12] | I/O  | General port (with interrupt function)     | XA[21]    | 0    | External memory access address output port |
| 94  | VDD_IO   | VDD  | Power supply for I/O                       |           |      |                                            |
| 95  | PIOA[13] | I/O  | General port (with interrupt function)     | XA[22]    | 0    | External memory access address output port |
| 96  | PIOA[14] | I/O  | General port (with interrupt function)     | XA[23]    | 0    | External memory access address output port |
| 97  | PIOA[15] | I/O  | General port (with interrupt function)     | XWR       | 0    | Transfer direction of XBUS                 |
| 98  | XOEB     | 0    | Output enable (excluding SDRAM)            | —         |      |                                            |
| 99  | XWEB     | 0    | Write enable                               | —         |      |                                            |
| 100 | GND_IO   | GND  | GND for I/O                                |           |      |                                            |
| 101 | XWELB    | 0    | Write enable (LSB)                         | —         |      |                                            |
| 102 | XWEHB    | 0    | Write enable (MSB)                         | _         |      |                                            |
| 103 | ROMCSB   | 0    | External ROM chip select                   | —         |      |                                            |
| 104 | RAMCSB   | 0    | External RAM chip select                   | —         |      |                                            |
| 105 | CSB0     | 0    | IO bank 0 chip select                      | _         |      |                                            |
| 106 | CSB1     | 0    | IO bank 1 chip select                      | —         |      |                                            |
| 107 | GND_CORE | GND  | GND for CORE                               | —         |      |                                            |
| 108 | VDD_CORE | VDD  | Power supply for CORE                      | _         |      |                                            |
| 109 | PIOB[0]  | I/O  | General port (with interrupt function)     | DREQ0     | Ι    | DMA request signal (CH0)                   |
| 110 | PIOB[1]  | I/O  | General port (with interrupt function)     | DREQCLR0  | 0    | DREQ clear signal (CH0)                    |
| 111 | VDD_IO   | VDD  | Power supply for I/O                       | _         |      |                                            |
| 112 | PIOB[2]  | I/O  | General port (with interrupt function)     | DREQ1     | Ι    | DMA request signal (CH1)                   |
| 113 | PIOB[3]  | I/O  | General port (with interrupt function)     | DREQCLR1  | 0    | DREQ clear signal (CH1)                    |
| 114 | PIOB[4]  | I/O  | General port (with interrupt function)     | TCOUT0    | 0    | DMAC Terminal Count (CH0)                  |
| 115 | PIOB[5]  | I/O  | General port (with interrupt function)     | TCOUT1    | 0    | DMAC Terminal Count (CH1)                  |
| 116 | GND_IO   | GND  | GND for I/O                                | _         |      |                                            |
| 117 | PIOB[6]  | I/O  | General port (with interrupt function)     | PWMOUT[0] | 0    | PWM output (CH0)                           |
| 118 | PIOB[7]  | I/O  | General port (with interrupt function)     | PWMOUT[1] | 0    | PWM output (CH1)                           |
| 119 | XBSB[0]  | I/O  | XBUS byte select (LSB)                     | _         |      |                                            |
| 120 | XBSB[1]  | I/O  | XBUS byte select (MSB)                     | _         |      |                                            |

| Pin |          | Primary Function |                                        |        | Secondary Function |                                |  |  |
|-----|----------|------------------|----------------------------------------|--------|--------------------|--------------------------------|--|--|
| Pin | Symbol   | Туре             | Description                            | Symbol | Туре               | Description                    |  |  |
| 121 | PIOB[8]  | I/O              | General port (with interrupt function) | XWAIT  | 0                  |                                |  |  |
| 122 | PIOB[9]  | I/O              | General port (with interrupt function) | CASB   | 0                  | Column address strobe (SDRAM)  |  |  |
| 123 | PIOB[10] | I/O              | General port (with interrupt function) | RASB   | 0                  | Row address strobe (SDRAM/EDO) |  |  |
| 124 | PIOB[11] | I/O              | General port (with interrupt function) | SDCLK  | 0                  | Clock for SDRAM                |  |  |
| 125 | PIOB[12] | I/O              | General port (with interrupt function) | SDCSB  | 0                  | SDRAM chip select              |  |  |
| 126 | PIOB[13] | I/O              | General port (with interrupt function) | SDCKE  | 0                  | Clock enable (To SDRAM)        |  |  |
| 127 | VDD_IO   | VDD              | Power supply for I/O                   | _      |                    |                                |  |  |
| 128 | GND_IO   | GND              | GND for I/O                            | _      |                    |                                |  |  |

## PIN DESCRIPTION

| Pin     | Symbol     | Туре | Description                                                                                                                                                                                                                                  | Primary/<br>Secondary | Logic    |
|---------|------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------|
| Syst    | em         |      |                                                                                                                                                                                                                                              |                       |          |
| - ) - 1 | RESETB     | Ι    | Reset                                                                                                                                                                                                                                        | _                     | Negative |
|         | OSC0       | Ι    | Oscillator connecting pin/clock input<br>When connecting crystal oscillator, connect to<br>OSC0 and OSC1B.<br>16 MHz to 33 MHz oscillator is supported. When<br>less than 16 MHz oscillator is used, clock is<br>directly input to this pin. | _                     |          |
|         | OSC1B      | 0    | Oscillator connecting pin.<br>When connecting crystal oscillator to OSC0<br>alone, leave this pin open.                                                                                                                                      | _                     |          |
|         | TBE        | Ι    | Input pin for testing. In normal operation, connect it to GND.                                                                                                                                                                               |                       | Negative |
| Deb     | ug support |      |                                                                                                                                                                                                                                              |                       |          |
|         | DBGREQ     | I    | Input pin used to make the CPU enter a debugging state. In normal operation, connect it to GND.                                                                                                                                              |                       | Positive |
|         | DBGACK     | 0    | Output pin used to indicate that the CPU is in a debugging state. In normal operation, leave it open                                                                                                                                         |                       | Positive |
|         | ТСК        | Ι    | JTAG pin. Used at the time of debugging and<br>ARM test.<br>In normal operation, input low level.                                                                                                                                            |                       | _        |
|         | TMS        | I    | JTAG pin. Used at the time of debugging and<br>ARM test.<br>In normal operation, input high level.<br>The JTAG standard recommends this pin to be<br>pulled up, but this pin is not pulled up in the<br>ML674000.                            |                       | Positive |
|         | NTRST      | Ι    | JTAG pin. Used at the time of debugging and<br>ARM test.<br>In normal operation, input low level.                                                                                                                                            |                       | Negative |
|         | TDI        | Ι    | JTAG pin. Used at the time of debugging and<br>ARM test.<br>In normal operation, input high level.<br>The JTAG standard recommends this pin to be<br>pulled up, but this pin is not pulled up in the<br>ML674000.                            |                       | Positive |
|         | TD0        | 0    | JTAG pin. Used at the time of debugging and<br>ARM test.<br>In normal operation, leave it open.                                                                                                                                              |                       | Positive |

(\*) OKI ADI board : OKI ARM Debug Interface board

Debugging interface board having the same interface as Multi -ICE of ARM Ltd. Oki Electric is selling it under license from the ARM Ltd.

# **OKI** Semiconductor

| Pin  | Symbol        | Туре      | Description                                                                                                                                                                                                                                                                                                           | Primary/<br>Secondary | Logic    |
|------|---------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------|
|      |               |           |                                                                                                                                                                                                                                                                                                                       |                       |          |
| Gen  | eral I/O Port |           |                                                                                                                                                                                                                                                                                                                       |                       |          |
|      | PIOA[15:0]    | I/O       | General port. For details, refer to the description<br>of PIO. It possesses secondary function, but can<br>not be used as PIO when using secondary<br>function.                                                                                                                                                       | Primary               | Positive |
|      | PIOB[15:]0    | I/O       | General port. For details, refer to the description<br>of PIO. It possesses secondary function, but can<br>not be used as PIO when using secondary<br>function.<br>Since PIOB [15:9] gets locked to the secondary<br>function when DRAM controller is activated by<br>means of MODE [2:0], it can not be used as PIO. | Primary               | Positive |
| Exte | rnal Bus      |           |                                                                                                                                                                                                                                                                                                                       |                       |          |
|      | XA[23:19]     | 0         | This bus becomes bi-directional when external<br>RAM, external ROM, and external IO connection<br>bus are in address test mode.<br>It is set to primary function PIOA [14:10]<br>immediately after reset.                                                                                                             | Secondary             | Positive |
|      | XA[18:0]      | 0         | Address bus for external RAM, external ROM,<br>and external IO connection bus. This bus<br>becomes bi-directional in test mode.                                                                                                                                                                                       |                       | Positive |
|      | XD[15:0]      | I/O       | Data bus for external RAM, external ROM, and external IO connection bus bus.                                                                                                                                                                                                                                          |                       | Positive |
| Exte | rnal Bus Cor  | ntrol Sig | gnal                                                                                                                                                                                                                                                                                                                  |                       |          |
|      | ROMCSB        | 0         | ROM bank chip select<br>1: ROM bank not selected<br>0: ROM bank selected                                                                                                                                                                                                                                              |                       | Negative |
|      | RAMCSB        | 0         | SRAM bank chip select<br>1: SRAM bank not selected<br>0: SRAM bank selected                                                                                                                                                                                                                                           |                       | Negative |
|      | CSB0          | 0         | IO bank 0 chip select<br>1: IO bank 0 not selected<br>0: IO bank 0 selected                                                                                                                                                                                                                                           |                       | Negative |
|      | CSB1          | 0         | IO bank 1 chip select<br>1: IO bank 1 not selected<br>0: IO bank 1 selected                                                                                                                                                                                                                                           |                       | Negative |
|      | XOEB          | 0         | Output enable/read enable                                                                                                                                                                                                                                                                                             |                       | Negative |
|      | XWEB          | 0         | Write enable. Connect to WE signal of DRAM<br>(used together with XBSB at the time of byte write<br>of RAM bank, ROM bank, IO bank 0/1).                                                                                                                                                                              |                       | Negative |
|      | XBSB[1:0]     | 0         | Byte select. XBSB [1]: MSB, XBSB [0]: LSB                                                                                                                                                                                                                                                                             |                       | Negative |
|      | XWELB         | 0         | LSB write enable                                                                                                                                                                                                                                                                                                      |                       | Negative |
|      | XWEHB         | 0         | MSB write enable                                                                                                                                                                                                                                                                                                      |                       | Negative |

# **OKI** Semiconductor

| Pin  | Symbol          | Туре     | Description                                                                                                                                                                                                                                                                                                                        | Primary /<br>Secondary | Logic    |
|------|-----------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|----------|
|      |                 |          |                                                                                                                                                                                                                                                                                                                                    |                        |          |
|      | XWR             | 0        | Indicates data transfer direction of X bus of IO<br>bank. Used to connect to Motorola type IO<br>device.<br>0: Read<br>1: Write<br>Since XWR is allocated to secondary function, it<br>is controlled by GPCTL when it is used.                                                                                                     | Secondary              |          |
|      | XWAIT           | Ι        | WAIT signal of IO bank 0. By inputting this signal,<br>it is possible to connect a device slower than<br>register setting.<br>This function can not be used in IO bank 1.                                                                                                                                                          | Secondary              | Positive |
| Exte | rnal Bus Con    | trol Sig | gnal (DRAM)                                                                                                                                                                                                                                                                                                                        |                        |          |
|      | RASB            | 0        | Row address strobe signal<br>Used in both EDO-DRAM and SDRAM                                                                                                                                                                                                                                                                       | Secondary              | Negative |
|      | CASB            | 0        | Column address strobe signal (for SDRAM)                                                                                                                                                                                                                                                                                           | Secondary              | Negative |
|      | CLK             | 0        | Clock for SDRAM (has the same frequency as that of internal system clock)                                                                                                                                                                                                                                                          | Secondary              |          |
|      | CKE             | 0        | Clock enable (for SDRAM)                                                                                                                                                                                                                                                                                                           | Secondary              |          |
|      | SDCSB           | 0        | Chip select (for SDRAM)                                                                                                                                                                                                                                                                                                            | Secondary              | Negative |
|      | DQM[1]_<br>CAS1 | 0        | When connecting to SDRAM:<br>DQM (MSB)<br>When connecting to EDO DRAM:<br>Column address strobe signal (MSB)                                                                                                                                                                                                                       | Secondary              | Positive |
|      | DQM[0]_<br>CAS0 | 0        | When connecting to SDRAM:<br>DQM (LSB)<br>When connecting to EDO DRAM:<br>Column address strobe signal (LSB)                                                                                                                                                                                                                       | Secondary              | Positive |
| DMA  | Control Sigr    | nal      |                                                                                                                                                                                                                                                                                                                                    |                        |          |
|      | DREQ0           | Ι        | CH0DMA request signal. Valid when set to DREQ type by DMAC.                                                                                                                                                                                                                                                                        | Secondary              | Positive |
|      | DREQCLR0        | 0        | CH0DREQ signal clear request. When this signal<br>is output, the DMA device turns off DREQ.<br>When transferring by cycle steal, the next<br>transfer does not start unless DREQCLR signal is<br>output for every 1 transfer and DREQ is negated.<br>At the time of Burst transfer, it is output when the<br>last transfer starts. | Secondary              | Positive |
|      | TCOUT0          | 0        | Indicates that the last transfer has started with regard to CH0DMA device.                                                                                                                                                                                                                                                         | Secondary              | Positive |
|      | DREQ1           | Ι        | CH1DMA request signal. Becomes valid when set to DREQ type by DMAC.                                                                                                                                                                                                                                                                | Secondary              | Positive |

# **OKI** Semiconductor

| Pin | Symbol   | Туре | Description                                                                                                                                                                                                                                                                                                                  | Primary /<br>Secondary | Logic    |
|-----|----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|----------|
|     | DREQCLR1 | 0    | CH1DREQ request signal. When this signal is<br>output, the DMA device turns off DREQ.<br>When transferring by cycle steal, the next<br>transfer does not start unless DREQCLR signal is<br>output for every 1 transfer and DREQ is negated.<br>At the time of Burst transfer, it is output when the<br>last transfer starts. | Secondary              | Positive |
|     | TCOUT1   | 0    | Indicates that the last transfer has started with regard to CH1DMA device.                                                                                                                                                                                                                                                   | Secondary              | Positive |
| SIO |          |      |                                                                                                                                                                                                                                                                                                                              |                        |          |
|     | STXD     | 0    | SIO send signal<br>Since it is allocated to secondary function, setting<br>to secondary function by GPCTL is necessary.                                                                                                                                                                                                      | Secondary              | Positive |
|     | SRXD     | Ι    | SIO receive signal<br>Since it is allocated to secondary function, setting<br>to secondary function by GPCTL is necessary.                                                                                                                                                                                                   | Secondary              | Positive |
| UAR | T        |      |                                                                                                                                                                                                                                                                                                                              |                        |          |
|     | SIN      | Ι    | Serial In. Serial data input.                                                                                                                                                                                                                                                                                                | Secondary              | Positive |
|     | SOUT     | 0    | Serial Out. Serial data output.                                                                                                                                                                                                                                                                                              | Secondary              | Positive |
|     | CTS      | Ι    | Clear To Send<br>Indicates that data send / receive preparation is<br>complete on MODEM or data set side.<br>This signal is MODEM status input signal and<br>input status is reflected on bit 4 of MODEM status<br>register.                                                                                                 | Secondary              | Negative |
|     | DSR      | I    | Data Set Ready<br>Indicates that MODEM or data set side has<br>completed preparation for establishing<br>communication link with UART.<br>This signal is MODEM status input signal and<br>input status is reflected on bit 5 of MODEM status<br>register.                                                                    | Secondary              | Negative |
|     | DCD      | Ι    | Data Carrier Detect<br>Indicates that MODEM or data set side has<br>detected data carrier signal.<br>This signal is modem status input signal and<br>input status is reflected on bit 7 of MODEM status<br>register.                                                                                                         | Secondary              | Negative |
|     | DTR      | 0    | Data Terminal Ready<br>Indicates that UART has completed preparation<br>for establishing communication link with MODEM<br>or data set side.<br>This signal is MODEM control output signal and<br>the status set in bit 0 of MODEM control register<br>is output to this signal.                                              | Secondary              | Negative |

| Pin   | Symbol      | Туре | Description                                                                                          | Primary /<br>Secondary | Logic                 |
|-------|-------------|------|------------------------------------------------------------------------------------------------------|------------------------|-----------------------|
|       |             |      |                                                                                                      |                        |                       |
|       | RTS         | 0    | Request To Send                                                                                      | Secondary              | Negative              |
|       |             |      | Informs MODEM or data set side of completion of                                                      |                        |                       |
|       |             |      | data send/receive preparation on UART side.                                                          |                        |                       |
|       |             |      | This signal is modem control output signal and the status set in bit 1 of MODEM control register     |                        |                       |
|       |             |      | is output to this signal.                                                                            |                        |                       |
|       | RI          | 0    | Ring Indicator                                                                                       | Secondary              | Negative              |
|       |             |      | Indicates that telephone call signal has been                                                        | _                      |                       |
|       |             |      | received by modem or data set side.                                                                  |                        |                       |
|       |             |      | This signal is MODEM status input signal and the                                                     |                        |                       |
|       |             |      | input status is reflected on bit 6 of MODEM status                                                   |                        |                       |
|       |             |      | register.                                                                                            |                        |                       |
| PVV   | VI Signal   |      |                                                                                                      | 0                      | Desitive              |
|       | PWMOUT[0]   | 0    | PWM output of CH0                                                                                    | Secondary              | Positive              |
|       |             |      | Since it possesses secondary function, it can not<br>be used as PIO when secondary function is used. |                        |                       |
|       | PWMOUT[1]   | 0    | PWM output of CH1                                                                                    | Secondary              | Positive              |
|       |             |      | Since it possesses secondary function, it can not                                                    |                        |                       |
|       |             |      | be used as PIO when secondary function is used.                                                      |                        |                       |
| AD    |             |      |                                                                                                      |                        |                       |
|       | AIN[0]      |      | Ch0 analog input                                                                                     |                        |                       |
|       | AIN[1]      | <br> | Ch1 analog input                                                                                     |                        |                       |
|       | AIN[2]      |      | Ch2 analog input                                                                                     |                        |                       |
|       | AIN[3]      | I    | Ch3 analog input                                                                                     |                        |                       |
|       | AIN[4]      |      | Ch4 analog input                                                                                     |                        |                       |
|       | AIN[5]      | I    | Ch5 analog input                                                                                     |                        |                       |
|       | AIN[6]      | I    | Ch6 analog input                                                                                     |                        |                       |
|       | AIN[7]      | I    | Ch7 analog input                                                                                     |                        |                       |
|       | VREF        | I    | Reference voltage for AD converter                                                                   |                        |                       |
|       | AVDD        |      | Power supply for AD converter                                                                        |                        |                       |
|       | AGND        |      | Ground for AD converter                                                                              |                        |                       |
| Inter | rupt Signal | 1    |                                                                                                      | I                      |                       |
|       | EXINT[3:0]  | I    | External interrupt input signal                                                                      |                        | Positive/<br>Negative |
|       | nEFIQ       | I    | External interrupt input signal. Gets connected to                                                   |                        | Negative              |
|       |             |      | FIQ input of ARM through interrupt control                                                           |                        |                       |
|       |             |      | section.                                                                                             |                        |                       |
| MO    | 1           |      |                                                                                                      |                        |                       |
|       | MODE[2:0]   | I    | Operating mode signal. For details, refer to                                                         |                        |                       |
|       |             |      | (TBD).                                                                                               |                        |                       |

| Pin | symbol    | Туре | Description           | Primary /<br>Secondary | Logic |
|-----|-----------|------|-----------------------|------------------------|-------|
|     |           |      |                       |                        |       |
| Pow | er supply |      |                       |                        |       |
|     | VDD_CORE  |      | Power supply for core |                        |       |
|     | VDD_IO    |      | Power supply for IO   |                        |       |
|     | GND_CORE  |      | Ground for core       |                        |       |
|     | GND_IO    |      | Ground for IO         |                        |       |

#### **DESCRIPTION OF FUNCTIONS**

| CPU                      |                                                                                     |
|--------------------------|-------------------------------------------------------------------------------------|
| CPU core:                | ARM7TDMI                                                                            |
| Operating frequency:     | 1 MHz to 33 MHz                                                                     |
| Instructions:            | ARM instruction (32-bit length) and Thumb instruction (16-bit length) can be mixed. |
| General register bank:   | $31 \times 32$ bits                                                                 |
| Built-in barrel shifter: | ALU and barrel shift operations can be executed by one instruction.                 |
| Multiplier:              | 32 bits × 8 bits (Modified Booth's Algorithm)                                       |
| Built-in debug function: | JTAG interface, break point register                                                |
| _                        |                                                                                     |

#### **Built-in Memory**

| RAM: | 8 KB (2K × 32 bits)                         |
|------|---------------------------------------------|
|      | Connected to processor bus (1 cycle access) |

#### **Interrupt Controller**

Fast interrupt input (FIQ) and interrupt input (IRQ) are employed as interrupt input signals of ARM core. The interrupt controller controls these interrupt signals going to ARM core.

- (1) Interrupt sources of ML674000
  FIQ: 1 source, external source (external pin: NEFIQ)
  IRQ: 22 sources, internal sources : 18, external sources : 4 (external pins: EXINT [3 : 0])
- (2) Interrupt priority level Priority can be set in 8 levels for each source.
- (3) External interrupt pin input Level sense: Interrupt signal level is selected.Edge sense: Rise or fall is selected.

#### Timer

7 channels of 16-bit reload timers are employed. Of these, 1 channel is used as system timer for OS. The timers of other 6 channels are used in application software.

- System timer: 1 channel 16-bit auto reload timer: Used as system timer for OS (This timer is incorporated in µPLAT-7B.)
- (2) Application timer: 6 channels16-bit auto reload timerOne shot, intervalClock can be set for each channel

### WDT

Possesses the function of interval timer mode in addition to the watch dog timer function.

- (1) 16-bit timer
- (2) Watch dog timer or interval timer mode can be selected
- (3) Interrupt reset generation
- (4) Maximum period: 200 msec or longer

#### PWM

This LSI contains two channels of PWM (Pulse Width Modulation) function which can change the duty in a certain fixed period. The PWM output resolution is 16 bits for each channel.

#### **Serial Interface**

This LSI contains two channels of serial interface.

- (1) Start-stop synchronous serial interface without FIFO: 1 channel This serial interface is incorporated in  $\mu$ PLAT-7B.
- (2) Start-stop synchronous serial interface with 16-byte FIFO: 1 channel This is ACE (Asynchronous Communication Element) equivalent in function to 16550A. It has 16-byte FIFO in both sending and receiving.

#### PIO

This LSI contains two channels 16-bit parallel port.

- (1) Input or output can be selected for each bit.
- (2) Interrupt can be used for all 16 bits of each channel and interrupt is possible for each channel.
- (3) Interrupt mask and interrupt mode (level) can be set for all bits.
- (4) Input state immediately after reset.

#### **AD** Converter

Successive approximation type AD converter.

- (1) 10 bits  $\times$  8 channels
- (2) Sample hold function
- (3) Scan mode and select mode are supported
- (4) Interrupt is generated after completion of conversion.
- (5) Conversion time: shortest about  $5 \ \mu s$ .

#### DMAC

Two channels of direct memory access controller which transfers data between memory and memory, between I/O and memory and between I/O and I/O.

- (1) Number of channels: 2 channels
- (2) Channel priority level: Fixed mode

Channel priority level is always fixed (channel 0 > 1).

- Roundrobin
- Priority level of the channel requested for transfer is kept lowest.
- (3) Maximum number of transfers: 65,536 times (64K times)
- (4) Data transfer size: Byte (8 bits), half-word (16 bits), word (32 bits)
- (5) Bus request system: Cycle steal mode

Bus request signal is asserted for each DMA transfer cycle.

Burst mode:

Bus request signal is asserted until all transfers of transfer cycles are complete.

- (6) DMA transfer request: Software request
  - By setting the software transfer request bit inside DMAC, the CPU starts DMA transfer.
    - External request

DMA transfer is started by external request allocated to each channel.

(7) Interrupt request: Interrupt request is generated in CPU after the end of DMA transfers for the set number of transfer cycles or after occurrence of error.

Interrupt request signal is output separately for each channel.

Interrupt request signal output can be masked for each channel.

# External memory controller

Controls access of externally connected devices such as ROM (FLASH), SRAM, SDRAM (EDO DRAM) and IO devices.

- (1) ROM (FLASH) access function Supports 16-bit device: ROMCSB Supports FLASH memory: Byte write (can be written only by IF equivalent to SRAM). Access timing setting (2) SRAM access function Supports 16-bit device: RAMCSB Supports asynchronous SRAM Access timing setting (3) DRAM access function **SDCSB** Supports 16-bit device: Supports EDO/SDRAM: Simultaneous connections to EDO-DRAM and SDRAM cannot be made. Access timing setting (4) External IO access function
- Supports 8-bit/16-bit device: CSB0 / CSB1 Supports 2 banks independently Supports external wait input: XWAIT (CSB0 only) Access timing setting (for each bank)

#### **Power Management**

HALT and STOP functions are supported as power save functions.

- (1) HALT mode HALT object CPU, internal RAM, AHB bus control HALT mode setting: Set by the system control register. HALT mode cancelling: Reset, interrupt
- (2) STOP mode
  Stops the clock of entire LSI.
  STOP mode setting: Specified by the system control register.
  STOP mode cancelling: Reset, external interrupt (other than FIQ)

# ABSOLUTE MAXIMUM RATINGS

| Parameter                     | Symbol               | Condition                                 | Rating                         | Unit | Remark                             |
|-------------------------------|----------------------|-------------------------------------------|--------------------------------|------|------------------------------------|
| Power supply voltage          | $V_{\text{DD core}}$ | T- 05 00                                  | -0.3 to +3.6                   | V    | Power supply for<br>internal cell. |
|                               | $V_{\text{DD io}}$   |                                           | -0.3 to +4.6                   |      | Power supply for IO                |
| Input voltage                 | V <sub>i</sub>       | Ta = 25 °C<br>V <sub>SS</sub> = 0V (Typ.) | –0.3 to $V_{\text{DDio}}$ +0.3 |      |                                    |
| Permissible power dissipation | P <sub>d</sub>       | v <sub>SS</sub> = 0V (Typ.)               | TBD                            | mW   |                                    |
| Storage temperature           | T <sub>stg</sub>     |                                           | -50 to +150                    | °C   |                                    |

# **RECOMMENDED OPERATING CONDITIONS**

| Parameter                             | Symbol               | Condition                                                          | Min. | Тур. | Max.                      | Unit |
|---------------------------------------|----------------------|--------------------------------------------------------------------|------|------|---------------------------|------|
| Power supply voltage (core)           | V <sub>DD core</sub> | —                                                                  | 2.25 | 2.5  | 2.75                      | V    |
| Power supply voltage<br>(I/O, analog) | $V_{\text{DD io}}$   | A single power supply<br>is applied to I/O and<br>analog circuits. | 3.0  | 3.3  | 3.6                       | V    |
| "H" level input voltage               | V <sub>ih</sub>      | —                                                                  | 2.0  | _    | V <sub>DDio</sub><br>+0.3 | V    |
| "L" level input voltage               | V <sub>il</sub>      | —                                                                  | -0.3 |      | 0.8                       | V    |
| Operating temperature                 | Та                   | —                                                                  | -40  | _    | 85                        | °C   |

# **ELECTRICAL CHARACTERISTICS**

## **DC** Characteristics

| Parameter                        | Symbol           | Condition | Min. | Тур. | Max. | Unit |
|----------------------------------|------------------|-----------|------|------|------|------|
| "H" level input voltage          | V <sub>oh</sub>  | TBD       | TBD  | TBD  | TBD  | V    |
| "L" level input voltage          | V <sub>ol</sub>  | TBD       | TBD  | TBD  | TBD  | V    |
| Input leakage current            | l <sub>i</sub>   | TBD       | TBD  | TBD  | TBD  | uA   |
| Output leakage current           | I <sub>o</sub>   | TBD       | TBD  | TBD  | TBD  | uA   |
| Power supply current (operating) | I <sub>ddo</sub> | TBD       | TBD  | TBD  | TBD  | uA   |
| Power supply current (standby)   | I <sub>dds</sub> | TBD       | TBD  | TBD  | TBD  | uA   |

## **AC Characteristics**

TBD

### **DEVELOPMENT ENVIRONMENT**

# Software Development Toolkit

 SDT 2.51 ARM Software Development Toolkit (C Compiler, C Linker, Assembler)
 μPLAT-7B SDT (Under Development) SDT 2.51 μPLAT<sup>®</sup>-7B Instruction Set Simulator

## **Development Environment**

 ML674000 Development Evaluation Kit ML674000 CPU evaluation board µITRON (under planning) Sample software
 µPLAT-7B prototyping Kit

μPLAT<sup>®</sup>-7B base LSI development environment

• OKI ADI board

Interface board for device having the same interface as ARM Multi-ICE. Oki Electric is selling it under license from ARM.

## PACKAGE DIMENSIONS



Notes for Mounting the Surface Mount Type Package

The surface mount type packages are very susceptible to heat in reflow mounting and humidity absorbed in storage.

Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

## **NOTICE**

- 1. The information contained herein can change without notice owing to product and/or technical improvements. Before using the product, please make sure that the information being referred to is up-to-date.
- 2. The outline of action and examples for application circuits described herein have been chosen as an explanation for the standard action and performance of the product. When planning to use the product, please ensure that the external conditions are reflected in the actual circuit, assembly, and program designs.
- 3. When designing your product, please use our product below the specified maximum ratings and within the specified operating ranges including, but not limited to, operating voltage, power dissipation, and operating temperature.
- 4. Oki assumes no responsibility or liability whatsoever for any failure or unusual or unexpected operation resulting from misuse, neglect, improper installation, repair, alteration or accident, improper handling, or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified operating range.
- 5. Neither indemnity against nor license of a third party's industrial and intellectual property right, etc. is granted by us in connection with the use of the product and/or the information and drawings contained herein. No responsibility is assumed by us for any infringement of a third party's right which may result from the use thereof.
- 6. The products listed in this document are intended for use in general electronics equipment for commercial applications (e.g., office automation, communication equipment, measurement equipment, consumer electronics, etc.). These products are not authorized for use in any system or application that requires special or enhanced quality and reliability characteristics nor in any system or application where the failure of such system or application may result in the loss or damage of property, or death or injury to humans. Such applications include, but are not limited to, traffic and automotive equipment, safety devices, aerospace equipment, nuclear power control, medical equipment, and life-support systems.
- 7. Certain products in this document may need government approval before they can be exported to particular countries. The purchaser assumes the responsibility of determining the legality of export of these products and will take appropriate and necessary steps at their own expense for these.
- 8. No part of the contents contained herein may be reprinted or reproduced without our prior permission.

Copyright 2001 Oki Electric Industry Co., Ltd.