# **OKI** Semiconductor MSM6696

# LCD Active Matrix Gate Driver

# **GENERAL DESCRIPTION**

The MSM6696 is an LCD active matrix gate driver fabricated in CMOS technology. The device is composed of a 120-bit bi-directional shift register circuit, input level shifter circuits, etc. High voltage operation at 40 V has been realized using high breakdown voltage CMOS process.

# FEATURES

- Number of gate drive outputs: 120.
- Gate drive signal amplitude: 40 V (max.).
- Gate drive signal voltage: Positive voltage/negative voltage outputs can be made.
- Variable shift register scanning direction.
- Package: Bump chip, TCP.

# PIN CONFIGURATION (TOP VIEW)



#### V<sub>CC</sub> IO2 OF OF CP CP CP V<sub>DD</sub> V<sub>DD</sub> V<sub>DL</sub> V<sub>DL</sub> V<sub>SS2</sub> V<sub>SS2</sub>

# **BLOCK DIAGRAM**



# ABSOLUTE MAXIMUM RATINGS

|                           |                  |            | (V <sub>ss</sub>              | $_{1} = V_{SS2} = 0 V$ |
|---------------------------|------------------|------------|-------------------------------|------------------------|
| Parameter                 | Symbol           | Conditions | Rating                        | Unit                   |
| Power Supply Voltage (1)  | V <sub>cc</sub>  | Ta = 25°C  | -0.3 to + 42.0                | V                      |
| Power Supply Voltage (2)  | V <sub>DL</sub>  | Ta = 25°C  | -0.3 to V <sub>DD</sub> + 0.3 | V                      |
| Power Supply Voltage (3)  | V <sub>DD</sub>  | Ta = 25°C  | -0.3 to + 27.0                | V                      |
| Input Voltage             | V <sub>1</sub>   | Ta = 25°C  | -0.3 to V <sub>DD</sub> + 0.3 | V                      |
| Storage Temperature Range | T <sub>Stg</sub> | _          | -30 to + 85                   | °C                     |

# **RECOMMENDED OPERATING CONDITIONS**

# When using with $V_{\mbox{\tiny ss1}}$ and $V_{\mbox{\tiny ss2}}$ shorted together

|                             | 0                 |            | (V <sub>SS1</sub> =            | $V_{SS2} = 0 V$ |
|-----------------------------|-------------------|------------|--------------------------------|-----------------|
| Parameter                   | Symbol            | Conditions | Range                          | Unit            |
| Power Supply Voltage (1)    | V <sub>cc</sub>   | —          | 20 to 40                       | V               |
| Power Supply Voltage (2)    | V <sub>DL</sub>   | —          | 0 to 20                        | V               |
| Power Supply Voltage (3)    | V <sub>DD</sub>   | —          | $V_{DL}$ + 3 to $V_{DL}$ + 5.5 | V               |
| Power Supply Voltage (4)    | $V_{CC} - V_{DL}$ | —          | 10 to 40                       | V               |
| Operating Temperature Range | T <sub>op</sub>   | _          | -20 to + 75                    | °C              |

# When using with $V_{\mbox{\tiny ss1}}$ and $V_{\mbox{\tiny ss2}}$ separated

|                             | Purarou            |            |                                | $(V_{SS2} = 0 V)$ |
|-----------------------------|--------------------|------------|--------------------------------|-------------------|
| Parameter                   | Symbol             | Conditions | Range                          | Unit              |
| Power Supply Voltage (1)    | V <sub>cc</sub>    | _          | 20 to 40                       | V                 |
| Power Supply Voltage (2)    | V <sub>DL</sub>    | _          | 0 to 20                        | V                 |
| Power Supply Voltage (3)    | V <sub>DD</sub>    | —          | $V_{DL}$ + 3 to $V_{DL}$ + 5.5 | V                 |
| Power Supply Voltage (4)    | $V_{CC} - V_{DL}$  | _          | 10 to 40                       | V                 |
| Power Supply Voltage (5)    | V <sub>SS1</sub>   | —          | 0 to 10                        | V                 |
| Power Supply Voltage (6)    | $V_{DL} - V_{SS1}$ | —          | 0 to 20                        | V                 |
| Operating Temperature Range | T <sub>op</sub>    | _          | -20 to + 75                    | °C                |

#### **Voltage Settings**

 The MSM6696 can be set to give positive voltage or negative voltage gate drive outputs. An example of negative voltage output is shown in 1-1), and an example of positive voltage output is shown in 1-2).

Input the logic input signals (CP, SHL,  $\overline{OE}$ , IO<sub>1</sub>, and IO<sub>2</sub>) with an amplitude of either  $V_{DD} - V_{DL}$  or  $V_{DD} - V_{ss2}$ .



2) In the MSM6696, since different voltages can be applied to V<sub>SS1</sub> and V<sub>SS2</sub>, it is possible to change the "L" level of the gate drive signals during operation.

An example of using with  $V_{ss1}$  and  $V_{ss2}$  separated is shown in 2-1) when giving negative voltage outputs. The voltage change of  $V_{ss1}$  directly corresponds as it is to the change in the gate drive signal "L" level. Use so that the voltage relationships among the power supplies other than Vss1 (those are,  $V_{CC}$ ,  $V_{DD}$ ,  $V_{DL}$ , and  $V_{ss2}$ ) are kept fixed.

Input the logic input signals (CP, SHL,  $\overline{OE}$ , IO<sub>1</sub>, and IO<sub>2</sub>) with an amplitude of either V<sub>DD</sub>-V<sub>DL</sub> or V<sub>DD</sub>-V<sub>ss2</sub>.



2-1) Example of using with Vss<sub>1</sub> and Vss<sub>2</sub> separated during negative voltage outputs  $(V_{ss} = -10 \text{ V}, V_{DL} = 0 \text{ V})$ 

# **ELECTRICAL CHARACTERISTICS**

#### **DC Characteristics**

|                          |                    | $(V_{CC} = 20 \text{ V}, V_{DD} = 3)$        | s to 5.5 V, $V_{DL} = 0$ V, $V_{S}$     | $_{SS1} = V_{S1}$ | <sub>s2</sub> =–10 V, T <sub>A</sub> =–20 to - | + 75°C) |
|--------------------------|--------------------|----------------------------------------------|-----------------------------------------|-------------------|------------------------------------------------|---------|
| Parameter                | Symbol             | Conditions                                   | Min                                     | Тур               | Max                                            | Unit    |
| "H" Input Voltage        | V <sub>iH</sub> *1 | —                                            | $0.7 \times (V_{DD} - V_{DL}) + V_{DL}$ | _                 | V <sub>DD</sub>                                | V       |
| "L" Input Voltage        | V <sub>IL</sub> *1 | —                                            | V <sub>SS2</sub>                        | _                 | $0.3 \times (V_{DD} - V_{DL}) + V_{DL}$        | V       |
| "H" Output Voltage       | V <sub>он</sub> *2 | I <sub>o</sub> =–40 μ A                      | $V_{DD} - 0.4$                          | _                 | V <sub>DD</sub>                                | V       |
| "L" Output Voltage       | V <sub>OL</sub> *2 | I <sub>o</sub> = 40 μ A                      | V <sub>DL</sub>                         | _                 | V <sub>DL</sub> + 0.4                          | V       |
| Input Current            | I <sub>I</sub> *1  |                                              | -5.0                                    | _                 | +5.0                                           | μA      |
| "H" Output<br>Resistance | R <sub>OH</sub> *3 | $V_{\rm O} = V_{\rm CC} - 0.5 $ V            | _                                       | _                 | 1500                                           | Ω       |
| "L" Output<br>Resistance | R <sub>ol</sub> *3 | V <sub>O</sub> = V <sub>SS1</sub> + 0.5 V    | _                                       | _                 | 1500                                           | Ω       |
| Supply Current           | I <sub>DD</sub> *4 | No load,                                     | _                                       | 30                | 50                                             | μA      |
| Supply Current           | I <sub>cc</sub> *5 | $f_{CP} = 50 \text{ kHz} 1/480 \text{ duty}$ | _                                       | 350               | 600                                            | μA      |

\*1) Applicable to input pins (SHL, CP,  $\overline{\text{OE}}$ ) and I/O pins (IO<sub>1</sub>, IO<sub>2</sub>).

\*2) Applicable to I/O pins (IO<sub>1</sub>, IO<sub>2</sub>).
\*3) Applicable to output pins (O<sub>1</sub> to O<sub>120</sub>).

\*4) Applicable to power supply pin  $V_{DD}$ .

\*5) Applicable to power supply pin Vcc.

# **Switching Characteristics**

|                   | (                                      | $V_{\rm CC} = 20 \text{ V}, \text{ V}_{\rm DD}$ | = 5 V, $V_{DL}$ = 0 V, $V_{SS}$ | $_1 = V_{SS2}$ | $_2 = -10$ V, $T_A = -20$ to | + 75°C) |
|-------------------|----------------------------------------|-------------------------------------------------|---------------------------------|----------------|------------------------------|---------|
| Parameter         | Symbol                                 | Conditions                                      | Min                             | Тур            | Max                          | Unit    |
| Clock Frequency   | f <sub>CP</sub>                        | —                                               | —                               | _              | 100                          | kHz     |
| CP Pulse Width    | t <sub>WCP</sub>                       | —                                               | 400                             | —              | —                            | ns      |
| Clear Enable Time | T <sub>WCL</sub>                       | —                                               | 1                               | _              | —                            | μs      |
| Data Setup Time   | t <sub>setup</sub>                     |                                                 | 300                             | —              | —                            | ns      |
| Data Hold Time    | t <sub>hold</sub>                      | —                                               | 300                             | —              | —                            | ns      |
| CP Rise Time      | t <sub>r (cp)</sub>                    | —                                               | —                               | _              | 30                           | ns      |
| CP Fall Time      | t <sub>f (cp)</sub>                    | —                                               | —                               | _              | 30                           | ns      |
|                   | t <sub>PLH1</sub> (t <sub>PHL1</sub> ) | $C_L = 300 pF$                                  | —                               | —              | 700                          | ns      |
| Delay Time        | t <sub>PLH2</sub> (t <sub>PHL2</sub> ) | $C_L = 30 pF$                                   |                                 | _              | 400                          | ns      |
|                   | t <sub>PLH3</sub> (t <sub>PHL3</sub> ) | $C_L = 300 pF$                                  | —                               |                | 700                          | ns      |

#### ;)

### TIMING DIAGRAM



### FUNCTIONAL DESCRIPTION

The MSM6696 generates signals to drive 120-bit TFT gate using the 120-bit bi-directional shift register circuit and outputs them after level conversion.

The input signal for the shift register circuit is input at the rising edge of the clock pulse from the data input/output pin  $IO_1$  (or  $IO_2$ ). This signal is shifted at the rising edge of the clock pulse and is output at the falling edge of the clock pulse from the data input/output pin  $IO_2$  (or  $IO_1$ ). The TFT gate drive signals generated in the shift register circuit are output via the output pins  $O_1$  to  $O_{120}$  in parallel after level conversion.

The direction of shifting the data can be selected by the input given to the shifting direction selection pin SHL. If the input to SHL is fixed at the "H" level, data will be shifted successively in the direction IO<sub>1</sub> to O<sub>1</sub> ... O<sub>120</sub> to IO<sub>2</sub>. If the input to SHL is fixed at the "L" level, data will be shifted successively in the direction IO<sub>2</sub> to O<sub>120</sub> ... O<sub>1</sub> to IO<sub>1</sub>. When an "H" level input is given to the clear input pin  $\overline{OE}$ , the outputs at all the output pins O<sub>1</sub> to O<sub>120</sub> go to the "L" level irrespective of the shift data.

The timings of operations are shown below when an "H" level input is given to SHL.



#### **Pin Functional Description**

•  $IO_1, IO_2$ 

These are the data input/output pins for the 120-bit bi-directional shift register. The input data is read in from the pin  $IO_1$  (or  $IO_2$ ) at the rising edge of the clock pulse CP, and is output from the pin  $IO_2$  (or  $IO_1$ ) at the falling edge of CP after a shift register delay corresponding to 120 bits.

• SHL

This is the input pin for selecting the shifting direction of the 120-bit bi-directional shift register. The functions of  $IO_1$ ,  $IO_2$ , and SHL are given in the following table.

| SHL  | Shifting direction Data input/output                      |                        |  |
|------|-----------------------------------------------------------|------------------------|--|
| "H"  |                                                           | Input IO <sub>1</sub>  |  |
| Н    | $O_1$ to $O_{120}$                                        | Output IO <sub>2</sub> |  |
| nj n | 0 + 0                                                     | Input IO <sub>2</sub>  |  |
| L    | O <sub>120</sub> to O <sub>1</sub> Output IO <sub>1</sub> |                        |  |

• CP

This is the clock pulse input pin for the 120-bit bi-directional shift register.

The input data is read in from the pin  $IO_1$  (or  $IO_2$ ) at the rising edge of the clock pulse CP, and is output from the pin  $IO_2$  (or  $IO_1$ ) at the falling edge of CP after a shift register delay corresponding to 120 bits.

### • $\overline{OE}$

This is the CLEAR input pin that fixes all gate drive signal outputs to the "L" level irrespective of the data stored in the shift register.

The function of the  $\overline{OE}$  pin is given in the following table.

| ŌĒ  | Gate drive signals                            |  |
|-----|-----------------------------------------------|--|
| "H" | All gate drive signals are tied to "L".       |  |
| "L" | Correspond to the data in the shift register. |  |

•  $O_1$  to  $O_{120}$ 

These are the output pins for the gate drive signals. These pins correspond directly to each of the bits in the shift register.

• V<sub>DD</sub>, V<sub>DL</sub>

These are the bias power supply pins for the level shifter.

Always input a level lower than  $V_{DD}$  to the pin  $V_{DL}$  in accordance with the recommended operating conditions.  $(V_{DD} > V_{DL})$ 

•  $V_{CC}$ ,  $V_{SS1}$ ,  $V_{SS2}$ 

These are the power supply pins for this IC.

 $V_{CC}$  determines the "H" level of the gate drive signals and  $V_{SS1}$  determines the "L" level of the gate drive signals.  $V_{SS2}$  is the reference level for the operations of this IC. Always input a level lower than the other power supply pins to the pin  $V_{ss2}$  in accordance with the recommended operating conditions.  $(V_{CC}>V_{DD}>V_{DL}\geq V_{SS1}\geq V_{SS2})$ 

#### CAUTIONS

• Since the power supply voltage of the gate driving section is high in this IC, applying a high voltage to the gate driving section with the logic section power supply left in the floating condition can cause excessive currents to flow thereby destroying the IC.

Always adhere to the following sequences when switching ON and OFF the power supply to this IC.

 $\begin{array}{ll} \mbox{Power Supply Sequence 1} \\ \mbox{At the time of power ON} & V_{DL}, V_{DD} \rightarrow \mbox{Logic inputs}, V_{SS2} \ V_{SS1} \rightarrow V_{CC} \\ \mbox{At the time of power OFF} & V_{CC} \rightarrow V_{SS1}, V_{SS2}, \ \mbox{Logic inputs} \rightarrow V_{DD}, V_{DL} \end{array}$ 

Power Supply Sequence 2 At the time of power ON At the time of power OFF

 $\begin{array}{l} V_{\text{DL}},\,V_{\text{DD}},\,V_{\text{SS2}},\,V_{\text{SS1}} \rightarrow \text{Logic inputs} \rightarrow V_{\text{CC}} \\ V_{\text{CC}} \rightarrow \text{Logic inputs} \rightarrow V_{\text{SS1}},\,V_{\text{SS2}},\,V_{\text{DD}},\,V_{\text{DL}} \end{array}$ 

- The output pins  $O_1$  to  $O_{120}$  repeat switching of high voltage levels at high speed. Using this IC either with a short between the output pins or with a short between the output pins and other pins (input pins, input/output pins, power supply pins) can cause excessive currents to flow thereby destroying the IC. Never use the IC with any output pin shorted to other pins.
- This IC is provided with dummy pads other than the pads for making interconnections to the input pins, input/output pins, output pins, and power supply pins. Since some of the dummy pads are being fed with specific power supply voltages from inside the IC, interconnecting the dummy pads to the input pads, input/output pads, output pads, or power supply pads can cause excessive currents to flow thereby destroying the IC.

Always keep the dummy pads open.

### NOTICE

- 1. The information contained herein can change without notice owing to product and/or technical improvements. Before using the product, please make sure that the information being referred to is up-to-date.
- 2. The outline of action and examples for application circuits described herein have been chosen as an explanation for the standard action and performance of the product. When planning to use the product, please ensure that the external conditions are reflected in the actual circuit, assembly, and program designs.
- 3. When designing your product, please use our product below the specified maximum ratings and within the specified operating ranges including, but not limited to, operating voltage, power dissipation, and operating temperature.
- 4. Oki assumes no responsibility or liability whatsoever for any failure or unusual or unexpected operation resulting from misuse, neglect, improper installation, repair, alteration or accident, improper handling, or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified operating range.
- 5. Neither indemnity against nor license of a third party's industrial and intellectual property right, etc. is granted by us in connection with the use of the product and/or the information and drawings contained herein. No responsibility is assumed by us for any infringement of a third party's right which may result from the use thereof.
- 6. The products listed in this document are intended for use in general electronics equipment for commercial applications (e.g., office automation, communication equipment, measurement equipment, consumer electronics, etc.). These products are not authorized for use in any system or application that requires special or enhanced quality and reliability characteristics nor in any system or application where the failure of such system or application may result in the loss or damage of property, or death or injury to humans. Such applications include, but are not limited to, traffic and automotive equipment, safety devices, aerospace equipment, nuclear power control, medical equipment, and life-support systems.
- 7. Certain products in this document may need government approval before they can be exported to particular countries. The purchaser assumes the responsibility of determining the legality of export of these products and will take appropriate and necessary steps at their own expense for these.
- 8. No part of the contents contained herein may be reprinted or reproduced without our prior permission.

Copyright 2000 Oki Electric Industry Co., Ltd.