# **OKI** Semiconductor

This version: Jan. 2001 Previous version: Sep. 2000

## **MSM6666**

# **Preliminary**

**LCD Active Matrix Gate Driver** 

#### **GENERAL DESCRIPTION**

The MSM6666 is an LCD active matrix gate driver fabricated in CMOS technology.

The device is composed of a 200-bit bi-directional shift register circuit, input level shifter circuit, etc. High voltage operation at 40 V has been realized using high breakdown voltage CMOS process.

#### **FEATURES**

- Number of LCD control outputs: 192 or 200
- LCD control signal amplitude : 40 V (max.)
- LCD control signal voltage : Positive voltage/negative voltage outputs can be made.
- Variable shift register scanning direction
- Slim TCP package

#### **PACKAGE SHAPE**

- 35 mm-wide film TCP mounting
- Tin-plated

## TCP PIN CONFIGURATION (TOP VIEW)



This is a pin configuration example when the chip pins (excluding dummy pins) are used as TCP pins.

## **BLOCK DIAGRAM**



#### ABSOLUTE MAXIMUM RATINGS

| (V <sub>ss</sub> | = | 0 | V) |
|------------------|---|---|----|
| 1 55             |   | • | ٠, |

| Parameter                | Symbol           | Conditions          | Rating                   | Unit |
|--------------------------|------------------|---------------------|--------------------------|------|
| Power Supply Voltage (1) | V <sub>cc</sub>  |                     | -0.3 to +42.0 V          | V    |
| Power Supply Voltage (2) | $V_{DL}$         | Ta = -20°C to +75°C | $-0.3$ to $V_{DD} + 0.3$ | V    |
| Power Supply Voltage (3) | $V_{DD}$         | 1a = -20 C t0 +75°C | -0.3 to +22.0            | V    |
| Input Voltage            | V <sub>I</sub>   |                     | $-0.3$ to $V_{DD} + 0.3$ | V    |
| Storage Temperature      | T <sub>STG</sub> | _                   | -55 to +125              | °C   |

## RECOMMENDED OPERATING CONDITIONS

 $(V_{SS} = 0 V)$ 

|                          |                   |                   |                                       | , 00 , |
|--------------------------|-------------------|-------------------|---------------------------------------|--------|
| Parameter                | Symbol            | Conditions Rating |                                       | Unit   |
| Power Supply Voltage (1) | V <sub>cc</sub>   |                   | 20 to 40                              | V      |
| Power Supply Voltage (2) | $V_{DL}$          | Ta = 25°C         | 0 to 20                               | V      |
| Power Supply Voltage (3) | $V_{DD}$          | 1a = 25 C         | $V_{DL} + 3 \text{ to } V_{DL} + 5.5$ | V      |
| Power Supply Voltage (4) | $V_{CC} - V_{DL}$ |                   | 10 to 25                              | V      |
| Operating Temperature    | T <sub>OP</sub>   | _                 | -20 to +75                            | °C     |

## Voltage settings

1) The MSM6666 can be set to give a positive voltage or negative voltage LCD control output. An example of negative voltage output is shown in 1-1), and an example of positive voltage output is shown in 1-2).

1-1) Example of negative voltage output 
$$(V_{SS} = -10 \text{ V}, V_{DL} = 0 \text{ V})$$

1-2) Example of positive voltage output 
$$(V_{SS} = V_{DL} = 0 V)$$



2) Input the logic input signals (CP, SHL,  $\overline{OE}$ ,  $IO_1$ ,  $IO_2$ ) with an amplitude of  $V_{DD} - V_{DL}$ .

## **ELECTRICAL CHARACTERISTICS**

#### **DC** Characteristics

 $(V_{CC} = 20 \text{ V}, V_{SS} = -10 \text{ V}, Ta = -20 \text{ to } +75^{\circ}\text{C})$ 

|                       |                     |                                        | ` 00                              |      | ,                                       |      |
|-----------------------|---------------------|----------------------------------------|-----------------------------------|------|-----------------------------------------|------|
| Parameter             | Symbol              | Conditions                             | Min.                              | Тур. | Max.                                    | Unit |
| "H" Input Voltage     | V <sub>IH1</sub> *1 | _                                      | $0.7 \times (V_DD - V_DL) + V_DL$ | _    | $V_{DD}$                                | V    |
| n input voitage       | V <sub>IH2</sub> *2 | _                                      | $0.9 \times V_{CC}$               | _    | V <sub>cc</sub>                         | V    |
| "L" Input Voltage     | V <sub>IL1</sub> *1 | _                                      | $V_{DL}$                          | _    | $0.3 \times (V_{DD} - V_{DL}) + V_{DL}$ | V    |
| L input voltage       | V <sub>IL2</sub> *2 | _                                      | $V_{ss}$                          | _    | $0.1 \times V_{CC}$                     | V    |
| "H" Output Voltage    | V <sub>OH</sub> *3  | IO = -40 μA                            | $V_{DD} - 0.4 V$                  | _    | $V_{DD}$                                | ٧    |
| "L" Output Voltage    | V <sub>OL</sub> *3  | IO = 40 μA                             | $V_{DL}$                          | _    | $V_{DL} + 0.4 V$                        | V    |
| Input Current         | I <sub>1</sub> *1   | _                                      | -5.0                              | _    | +5.0                                    | μΑ   |
| "H" Output Resistance | R <sub>OH</sub> *4  | $V_0 = V_{CC} - 0.5 \text{ V}$         | _                                 | 600  | 1500                                    | Ω    |
| "L" Output Resistance | R <sub>OL</sub> *4  | $V_0 = V_{SS} + 0.5 \text{ V}$         | _                                 | 600  | 1500                                    | Ω    |
|                       | I <sub>DD</sub>     | No load                                | _                                 | 30   | 50                                      | μΑ   |
| Supply Current        | I <sub>cc</sub>     | f <sub>CP</sub> = 50 kHz<br>1/600 duty | _                                 | 500  | 900                                     | μΑ   |
|                       |                     | 1/600 duty                             |                                   |      |                                         |      |

<sup>\*1)</sup> Applicable to pins CP, SHL, IO<sub>1</sub>, IO<sub>2</sub> and  $\overline{\text{OE}}$ .
\*2) Applicable to pin MODE.
\*3) Applicable to pins IO<sub>1</sub> and IO<sub>2</sub>.
\*4) Applicable to pins O<sub>1</sub> to O<sub>200</sub>.

## **Switching Characteristics**

 $(V_{CC} = 20 \text{ V}, V_{DD} = 5 \text{ V}, V_{DL} = 0 \text{ V}, V_{SS} = -10 \text{ V}, Ta = -20 \text{ to } +75^{\circ}\text{C})$ 

| Parameter              | Symbol                                 | Conditions               | Min. | Тур. | Max. | Unit |
|------------------------|----------------------------------------|--------------------------|------|------|------|------|
| Clock Frequency        | f <sub>CP</sub>                        | _                        | _    | _    | 100  | kHz  |
| CP Pulse Width         | t <sub>WCP</sub>                       | _                        | 400  | _    | _    | ns   |
| Clear Enable Time      | t <sub>WCL</sub>                       | _                        | 1    | _    | _    | μs   |
| Data Setup Time        | t <sub>setup</sub>                     | _                        | 300  | _    | _    | ns   |
| Data Hold Time         | t <sub>hold</sub>                      | _                        | 300  | _    | _    | ns   |
| CP Rise Time           | t <sub>r</sub> (CP)                    | _                        | _    | _    | 30   | ns   |
| CP Fall Time           | t <sub>f</sub> (CP)                    | _                        | _    | _    | 30   | ns   |
|                        | t <sub>PLH1</sub> (t <sub>PHL1</sub> ) | $C_{L} = 300 \text{ pF}$ | _    | _    | 700  | ns   |
| Propagation Delay Time | t <sub>PLH2</sub> (t <sub>PHL2</sub> ) | $C_{L} = 30 \text{ pF}$  | _    | _    | 400  | ns   |
|                        | t <sub>PLH3</sub> (t <sub>PHL3</sub> ) | C <sub>L</sub> = 300 pF  | _    | _    | 700  | ns   |

## TIMING DIAGRAM



#### **FUNCTIONAL DESCRIPTION**

The MSM6666 generates signals to control the 200-bit TFT gate using the 200-bit bi-directional shift register circuit and outputs them after level conversion.

The input signal for the shift register circuit is input in at the rising edge of the clock pulse from the data input/output pin  $IO_1$  (or  $IO_2$ ). This signal is shifted at the rising edge of the clock pulse and is output at the falling edge of the clock pulse from the data input/output pin  $IO_2$  (or  $IO_1$ ). The LCD output signals generated in the shift register circuit is output via the output pins  $O_1$  to  $O_{200}$  in parallel.

The direction of shifting the data can be selected by the input given to the shifting direction selection pin SHL. If the input to SHL is kept fixed at the "H" level, the data will be shifted successively in the direction  $IO_1$  to  $O_1$  ...  $O_{200}$  to  $IO_2$ . If the input to SHL is kept fixed at the "L" level, the data will be shifted successively in the direction  $IO_2$  to  $O_{200}$  ...  $O_1$  to  $IO_2$ .

When an "H" level input is given to the clear input pin  $\overline{OE}$ , the outputs at all the output pins  $O_1$  to  $O_{200}$  go to the "L" level irrespective of the shift data.

The timings of operations are shown below when an "H" level input is given to SHL.



#### **Pin Functional Description**

#### • IO<sub>1</sub>, IO<sub>2</sub>

These are the data input/output pins for the 200-bit bi-directional shift register.

The input data is read in at the rising edge of CP, and is output at the falling edge of CP after a shift register delay corresponding to 200 bits.

#### SHL

This is the input pin for selecting the shifting direction of 200-bit bi-directional shift register. The functions of  $IO_1$ ,  $IO_2$ , and SHL are given in the following table.

| SHL          | Shifting direction                 | Data input/output pin |                 |  |
|--------------|------------------------------------|-----------------------|-----------------|--|
| " <u>[</u> " | O to O                             | Input                 | IO <sub>2</sub> |  |
| L            | O <sub>200</sub> to O <sub>1</sub> | Output                | IO <sub>1</sub> |  |
| "H"          | O +0 O                             | Input                 | IO <sub>1</sub> |  |
| п            | O <sub>1</sub> to O <sub>200</sub> | Output                | IO <sub>2</sub> |  |

#### CP

This is the clock pulse input pin for the 200-bit bi-directional shift register.

The scanned data is shifted at the rising edge of the input clock pulse.

#### MODE

This pin is used to set the number of LCD control outputs to either 200 or 192.

The pins to be connected to the MODE pin are shown in the following table.

| No. of outputs | MODE connection pin |
|----------------|---------------------|
| 200            | $V_{ss}$            |
| 192            | V <sub>cc</sub>     |

When the number of outputs is 192, the output pins  $O_{97}$  to  $O_{104}$  are always set to the "L" level. In the shift register, the data on  $O_{96}$  (or  $O_{105}$ ) shifts onto  $O_{105}$  (or  $O_{96}$ ).

### \overline{OE}

This is the CLEAR input pin that fixes all the LCD control outputs to the "L" level irrespective of the shift data that is input in the shift register.

The LCD control outputs are fixed at "L" level by setting the  $\overline{OE}$  pin to "H" level.

#### O<sub>1</sub> to O<sub>200</sub>

These are the output pins and correspond directly to each bit of the shift register.

Data in the shift register is output after level conversion.

#### $\bullet$ $V_{DD}$ , $V_{DL}$

These are the bias power supply input pins.

## $\bullet \quad V_{CC}, V_{SS}$

These are the power supply pins for this IC.

<sup>\*</sup> The MODE pin should be connected to the  $V_{\text{SS}}$  or  $V_{\text{DD}}$  pin.

#### **CAUTIONS**

Since the voltage of the LCD driving section is high in this IC, applying a high voltage to the LCD driving section with the logic section power supply left in the floating condition can cause excessive currents to flow thereby destroying the IC.

Always adhere to the following sequences when switching ON and OFF the power supply to this IC.

#### Sequence 1

At the time of power supply ON  $: V_{DL}$  to  $V_{DD}$  to Logic inputs to  $V_{SS}$  to  $V_{CC}$  At the time of power supply OFF  $: V_{CC}$  to  $V_{SS}$  to Logic inputs to  $V_{DD}$  to  $V_{SS}$ 

#### Sequence 2

At the time of power supply ON  $: V_{DL}$  to  $V_{DD}$  to  $V_{SS}$  to Logic inputs to  $V_{CC}$  At the time of power supply OFF  $: V_{CC}$  to Logic inputs to  $V_{SS}$  to  $V_{DD}$  to  $V_{DL}$ 

#### **NOTICE**

- 1. The information contained herein can change without notice owing to product and/or technical improvements. Before using the product, please make sure that the information being referred to is up-to-date.
- 2. The outline of action and examples for application circuits described herein have been chosen as an explanation for the standard action and performance of the product. When planning to use the product, please ensure that the external conditions are reflected in the actual circuit, assembly, and program designs.
- 3. When designing your product, please use our product below the specified maximum ratings and within the specified operating ranges including, but not limited to, operating voltage, power dissipation, and operating temperature.
- 4. Oki assumes no responsibility or liability whatsoever for any failure or unusual or unexpected operation resulting from misuse, neglect, improper installation, repair, alteration or accident, improper handling, or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified operating range.
- 5. Neither indemnity against nor license of a third party's industrial and intellectual property right, etc. is granted by us in connection with the use of the product and/or the information and drawings contained herein. No responsibility is assumed by us for any infringement of a third party's right which may result from the use thereof.
- 6. The products listed in this document are intended for use in general electronics equipment for commercial applications (e.g., office automation, communication equipment, measurement equipment, consumer electronics, etc.). These products are not authorized for use in any system or application that requires special or enhanced quality and reliability characteristics nor in any system or application where the failure of such system or application may result in the loss or damage of property, or death or injury to humans. Such applications include, but are not limited to, traffic and automotive equipment, safety devices, aerospace equipment, nuclear power control, medical equipment, and life-support systems.
- 7. Certain products in this document may need government approval before they can be exported to particular countries. The purchaser assumes the responsibility of determining the legality of export of these products and will take appropriate and necessary steps at their own expense for these.
- 8. No part of the contents contained herein may be reprinted or reproduced without our prior permission.

Copyright 2001 Oki Electric Industry Co., Ltd.